电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CYDD09S72V18-167BBXI

产品描述sram 9M sync dual port 128kx72 90nm ddr ind
产品类别存储    存储   
文件大小941KB,共53页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 选型对比 全文预览

CYDD09S72V18-167BBXI概述

sram 9M sync dual port 128kx72 90nm ddr ind

CYDD09S72V18-167BBXI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明23 X 23 MM, 2.03 MM HEIGHT, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-484
针数484
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间11 ns
其他特性PIPELINED OR FLOW-THROUGH ARCHITECTURE, IT CAN ALSO OPERATE AT 1.8V.
JESD-30 代码S-PBGA-B484
JESD-609代码e1
长度23 mm
内存密度9437184 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量484
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX72
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度2.16 mm
最大供电电压 (Vsup)1.58 V
最小供电电压 (Vsup)1.42 V
标称供电电压 (Vsup)1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度23 mm
Base Number Matches1

文档预览

下载PDF文档
FullFlex
FullFlex™ Synchronous
DDR Dual-Port SRAM
Features
• True dual-ported memory allows simultaneous access
to the shared array from each port
• Synchronous pipelined operation with selectable
Double Data Rate (DDR) or Single Data Rate (SDR)
operation on each port
— DDR interface at 200 MHz
— SDR interface at 250 MHz
— Up to 36-Gb/s bandwidth (250 MHz * 72 bit * 2 ports)
• Selectable pipelined or flow-through mode
• 1.5V or 1.8V core power supply
• Commercial and Industrial temperature ranges
• IEEE 1149.1 JTAG boundary scan
• Available in 484-ball PBGA Packages and 256-ball
FBGA Packages
• FullFlex72 family
— 18 Mbit: 256K x 36 x 2 DDR or 256K x 72 SDR
(CYDD18S72V18)
— 9 Mbit: 128K x 36 x 2 DDR or 128K x 72 SDR
(CYDD09S72V18)
— 4 Mbit: 64K x 36 x 2 DDR or 64 x 72 SDR
(CYDD04S72V18)
• FullFlex36 family
— 36 Mbit: 512K x 36 x 2 DDR (CYDD36S36V18)
— 18 Mbit: 256K x 36 x 2 DDR (CYDD18S36V18)
— 9 Mbit: 128K x 36 x 2 DDR (CYDD09S36V18)
— 4 Mbit: 64K x 36 x 2 DDR (CYDD04S36V18)
• FullFlex18 family
— 36 Mbit: 1M x 18 x 2 DDR (CYDD36S18V18)
— 18 Mbit: 512K x 18 x 2 DDR (CYDD18S18V18)
— 9 Mbit: 256K x 18 x 2 DDR (CYDD09S18V18)
— 4 Mbit: 128K x 18 x 2 DDR (CYDD04S18V18)
• Built-in deterministic access control to manage
address collisions
— Deterministic flag output upon collision detection
— Collision detection on back-to-back clock cycles
— First Busy Address readback
• Advanced features for improved high-speed data
transfer and flexibility
— Variable Impedance Matching (VIM)
— Echo clocks
— Selectable LVTTL (3.3V), Extended HSTL
(1.4V–1.9V), 1.8V LVCMOS, or 2.5V LVCMOS I/O on
each port
— Burst counters for sequential memory access
— Mailbox with interrupt flags for message passing
— Dual Chip Enables for easy depth expansion
Functional Description
The FullFlex™ Dual-Port SRAM families consist of 4-Mbit,
9-Mbit, 18-Mbit, and 36-Mbit synchronous, true dual-port static
RAMs that are high-speed, low-power 1.8V/1.5V CMOS. Two
ports are provided, allowing the array to be accessed simulta-
neously. Simultaneous access to a location triggers determin-
istic access control. For FullFlex72, these ports can operate
independently in DDR mode with 36-bit bus widths or in SDR
mode with 72-bit bus widths. For FullFlex36 and FullFlex18,
the ports operate in DDR mode only. Each port can be
independently configured for two pipelined stages for SDR
mode or 2.5 stages in DDR mode. Each port can also be
configured to operate in pipelined or flow-through mode in
SDR mode.
Advanced features include built-in deterministic access
control to manage address collisions during simultaneous
access to the same memory location, Variable Impedance
Matching (VIM) to improve data transmission by matching the
output driver impedance to the line impedance, and echo
clocks to improve data transfer.
To reduce the static power consumption, chip enables can be
used to power down the internal circuitry. The number of
cycles of latency before a change in CE0 or CE1 will enable
or disable the databus matches the number of cycles of read
latency selected for the device. In order for a valid write or read
to occur, both chip enable inputs on a port must be active.
Each port contains an optional burst counter on the input
address register. After externally loading the counter with the
initial address, the counter will increment the address inter-
nally.
Additional features of this device include a mask register and
a mirror register to control counter increments and
wrap-around. The counter-interrupt (CNTINT) flags notify the
host that the counter will reach maximum count value on the
next clock cycle. The host can read the burst-counter internal
address, mask register address, and busy address on the
address lines. The host can also load the counter with the
address stored in the mirror register by utilizing the retransmit
functionality. Mailbox interrupt flags can be used for message
passing, and JTAG boundary scan and asynchronous Master
Reset (MRST) are also available. The logic block diagram in
Figure 1
displays these features.
The FullFlex72 DDR family of devices is offered in a 484-ball
plastic BGA package. The FullFlex36 and FullFlex18 DDR
only families of devices are offered in both 484-ball and
256-ball fine pitch BGA packages.
Cypress Semiconductor Corporation
Document #: 38-06072 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised December 21, 2006

CYDD09S72V18-167BBXI相似产品对比

CYDD09S72V18-167BBXI CYDD09S72V18-167BBXC CYDD09S72V18-200BBXC
描述 sram 9M sync dual port 128kx72 90nm ddr ind sram 9M sync dual port 128kx72 90nm ddr com sram 9M sync dual port 128kx72 90nm ddr com
是否Rohs认证 符合 符合 符合
厂商名称 Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
零件包装代码 BGA BGA BGA
包装说明 23 X 23 MM, 2.03 MM HEIGHT, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-484 23 X 23 MM, 2.03 MM HEIGHT, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-484 23 X 23 MM, 2.03 MM HEIGHT, 1 MM PITCH, LEAD FREE, PLASTIC, BGA-484
针数 484 484 484
Reach Compliance Code compliant compliant compliant
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 11 ns 11 ns 9 ns
其他特性 PIPELINED OR FLOW-THROUGH ARCHITECTURE, IT CAN ALSO OPERATE AT 1.8V. PIPELINED OR FLOW-THROUGH ARCHITECTURE, IT CAN ALSO OPERATE AT 1.8V. PIPELINED OR FLOW-THROUGH ARCHITECTURE, IT CAN ALSO OPERATE AT 1.8V.
JESD-30 代码 S-PBGA-B484 S-PBGA-B484 S-PBGA-B484
JESD-609代码 e1 e1 e1
长度 23 mm 23 mm 23 mm
内存密度 9437184 bit 9437184 bit 9437184 bit
内存集成电路类型 DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM
内存宽度 72 72 72
湿度敏感等级 3 3 3
功能数量 1 1 1
端子数量 484 484 484
字数 131072 words 131072 words 131072 words
字数代码 128000 128000 128000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 70 °C 70 °C
组织 128KX72 128KX72 128KX72
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA
封装形状 SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY
并行/串行 PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 2.16 mm 2.16 mm 2.16 mm
最大供电电压 (Vsup) 1.58 V 1.58 V 1.58 V
最小供电电压 (Vsup) 1.42 V 1.42 V 1.42 V
标称供电电压 (Vsup) 1.5 V 1.5 V 1.5 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL BALL
端子节距 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 40 40 40
宽度 23 mm 23 mm 23 mm
Base Number Matches 1 1 1
给点自适应开发的经验吧
本人还在上学,要写毕业论文。很想搞一个和航空有关的项目。因为学校有一台真机,供研究用的。导师提议我可以用软件模拟巡航速度的控制,其实汽车也有这个系统。 看了一点资料,发现很多都和 ......
gjb04720650 嵌入式系统
请教OSC_IN和OSC_OUT管脚的问题
我用STM32F103VB做了个板子,现在已经接好了电源、复位、BOOT0和BOOT1、还有JTAG口,晶振部分没有接,用内部的8M晶振跑了个小程序一切正常。 但现在准备做HSE的时候却发现OSC_IN和OSC_OUT ......
dayu1994 stm32/stm8
从USB接口捕获数据的问题
先描述一下问题吧: 现在有一个USB设备,有驱动盘的。需要做一个客户端程序来捕获该设备通过USB传送过来的数据。也就是完成驱动和客户软件的通信,但是现在无法看到驱动程序的内部,有没有 ......
zeng_jinliang 嵌入式系统
进入wince系统后,无法识别鼠标键盘  急...
我用cf卡为启动盘,将nk.bin拷贝到cf卡中.通过loadcepc的本地下载将通过pb平台中的cepc选项生成的nk.bin 加载到嵌入式的内存中.可以出现启动wince画面.但是不能识别键盘 鼠标.工具栏也没 ......
huh1012 嵌入式系统
在编译U-BOOT的时候出现错误
在编译U-BOOT的时候出现 以下错误是什么原因啊 make: *** 错误 1 make: Leaving directory `/root/Desktop nux/u-boot-1.1.6/cpu/arm920t' make: *** 错误 2 有谁作过的 谢谢指教 ......
freedom2010 嵌入式系统
求问 WINCE中如何判断平台是否有触发呢? 谢谢
要开发一个应用,wince平台的机子,在机子没有被触摸或者点击的情况下在特定的时间里关闭。 wince平台如果被点击或者触摸(触摸屏)或者有程序在运行就会有 发送一个消息,如何判断是否有消 ......
wtf 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2597  2469  479  851  2696  35  56  29  46  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved