电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39165Z676-200BBC

产品描述cplds at fpga densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39165Z676-200BBC概述

cplds at fpga densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
纯逆变电源
纯正弦波逆变电源专为发电厂、变电站、通信行业、自动化控制设备,太阳能、油田、风能、新能源等所设计的高品质电源系统。主要应用于负载设备对电源品质要求较高的场所。如电力远动、RTU、电力 ......
Jacktang 模拟与混合信号
PLC时钟和时间的控制
在自动控制中,常常要用到时钟和时间的控制。比如学校上下课的自动打铃和自动控制设备按H期和时间的控制。有的PLC有实时时钟功能,本文拟以各类PLC如何设置与显示时间,如何实现时间控制,谈一 ......
frozenviolet 工业自动化与控制
怎么在DSP YCbCr 总线上 挂两个CMOS的传感器
怎么在DSP YCbCr 总线上 挂两个CMOS的传感器,小弟没这样用过,请教下大家,现在是用的TI DM644X(ARM+DSP) 平台,原来的参考设计上YCbCr是可以挂一个2路AD 的IC,并可以把2路视频同时通过YCbCr数 ......
mcuer 嵌入式系统
基于MSP430 的AD9852任意信号发生器
本帖最后由 paulhyde 于 2014-9-15 09:17 编辑 有没有人用DDS芯片做过任意信号发生器呀……给点意见和资料呀,谢谢哈……我的邮箱676797119@qq.com ...
zipl1985 电子竞赛
WinCE 流驱动中 SetTimer的回调函数未执行
WinCE 流驱动中需要延时一定时间,但是不想用Sleep,Sleep同时会延迟驱动的返回。 用SetTimer,输出显示SetTimer显然正确执行,但是,没有调用回调函数。 就是SetTimer的回调函数未执行。 ......
zzy360 嵌入式系统
Keil、IAR、GCC三大编译器效能大比拼
AT91SAM9261的Dhrystone测试 31020 31021...
fish001 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 535  481  1264  2921  2020  19  26  59  49  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved