电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1443AV33-100BZI

产品描述36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram
文件大小563KB,共31页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1443AV33-100BZI概述

36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram

文档预览

下载PDF文档
CY7C1441AV33
CY7C1443AV33
CY7C1447AV33
36-Mbit (1M x 36/2M x 18/512K x 72)
Flow-Through SRAM
Features
• Supports 133-MHz bus operations
• 1M x 36/2M x 18/512K x 72 common I/O
• 3.3V core power supply
• 2.5V or 3.3V I/O power supply
• Fast clock-to-output times
— 6.5 ns (133-MHz version)
• Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• CY7C1441AV33, CY7C1443AV33 available in
JEDEC-standard lead-free 100-pin TQFP package,
lead-free and non-lead-free 165-ball FBGA package.
CY7C1447AV33 available in lead-free and non-lead-free
209-ball FBGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 are
3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow-through
SRAMs, respectively designed to interface with high-speed
microprocessors with minimum glue logic. Maximum access
delay from clock rise is 6.5 ns (133-MHz version). A 2-bit
on-chip counter captures the first address in a burst and incre-
ments the address automatically for the rest of the burst
access. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
1
), depth-expansion Chip
Enables (CE
2
and CE
3
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
x
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 allows
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst
sequence, while a LOW selects a linear burst sequence. Burst
accesses can be initiated with the Processor Address Strobe
(ADSP) or the cache Controller Address Strobe (ADSC)
inputs. Address advancement is controlled by the Address
Advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The
CY7C1441AV33/CY7C1443AV33/CY7C1447AV33
operates from a +3.3V core power supply while all outputs may
operate with either a +2.5 or +3.3V supply. All inputs and
outputs are JEDEC-standard JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
310
120
100 MHz
8.5
290
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05357 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 23, 2006
[+] Feedback

CY7C1443AV33-100BZI相似产品对比

CY7C1443AV33-100BZI CY7C1443AV33-100AXI CY7C1443AV33-100BZC CY7C1443AV33-133BZI CY7C1443AV33-133BZXI CY7C1443AV33-133BZXC CY7C1443AV33-100BZXI
描述 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram 36-mbit (1M x 36/2M x 18/512k x 72) flow-through sram

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 893  1020  2721  2328  1379  20  22  53  57  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved