电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1471V33

产品描述72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture
产品类别配件   
文件大小373KB,共29页
制造商Cypress(赛普拉斯)
标准  
下载文档 选型对比 全文预览

CY7C1471V33概述

72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture

文档预览

下载PDF文档
PRELIMINARY
CY7C1471V33
CY7C1473V33
CY7C1475V33
72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through
SRAM with NoBL™ Architecture
Features
• No Bus Latency™ (NoBL™) architecture eliminates
dead cycles between write and read cycles.
• Can support up to 133-MHz bus operations with zero
wait states
• Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 3.3V/2.5V I/O power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• Offered in JEDEC-standard lead-free 100 TQFP, and
165-ball fBGA packages for CY7C1471V33 and
CY7C1473V33. 209-ball fBGA package for
CY7C1475V33.
• Three chip enables for simple depth expansion.
• Automatic Power-down feature available using ZZ
mode or CE deselect.
• JTAG boundary scan for BGA and fBGA packages
• Burst Capability—linear or interleaved burst order
• Low standby power
Functional Description
[1]
The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are
3.3V, 2M x 36/4M x 18/1M x 72 Synchronous Flow-through
Burst SRAMs designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait states. The CY7C1471V33, CY7C1473V33 and
CY7C1475V33 are equipped with the advanced No Bus
Latency (NoBL) logic required to enable consecutive
Read/Write operations with data being transferred on every
clock cycle. This feature dramatically improves the throughput
of data through the SRAM, especially in systems that require
frequent Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
335
150
100 MHz
8.5
305
150
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05288 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised December 5, 2004

CY7C1471V33相似产品对比

CY7C1471V33 CY7C1475V33-133BGXC CY7C1475V33-133BGC CY7C1471V33-100BZC CY7C1473V33-100BZC CY7C1473V33-133BZXC CY7C1471V33-100AXC CY7C1471V33-100BZXC
描述 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture
EEWORLD大学堂----FPGA视频教程--共35讲
FPGA视频教程--共35讲:https://training.eeworld.com.cn/course/3579EDN网站,“特权”的视频教程,讲得不错,就是图像有些模糊...
tiankai001 聊聊、笑笑、闹闹
pyboardCN V2免费申请试用赶紧来!优惠购买数量有限,最后几块板子了。
免费试用+优惠购+任务解锁赢好礼!这个夏天pyboardCN V2畅玩走起! 活动大出血,想要参与的网友赶紧参与啦! 免费试用,有兴趣的网友赶紧来申请试用吧,也许名额就落在你头上了~ 想要 ......
okhxyyo MicroPython开源版块
求助:关于VxWorks网络仿真的问题,谢谢
我的电脑上安装的是D版的Tornado2.2.1 for Pentium,查看Details下的信息不是完全版 我目前还没有开发板,需要用到网络仿真功能,如何将我的Tornado变成 Tornado Full Simulator 如果哪位前 ......
z3390585 实时操作系统RTOS
飞思卡尔单片机Trace怎么用?
飞思卡尔单片机Trace怎么用?...
teclimber NXP MCU
Helper2416-04——浅析S3C2416启动流程
本帖最后由 yuanlai2010 于 2014-7-6 14:31 编辑 浅析S3C2416启动流程 参与Helper2416开发板助学计划心得 由于接下来几天要给朋友做导游去江西武功山玩几天,没时间写帖子,今天就再发一 ......
yuanlai2010 嵌入式系统
FPGA数字信号处理原理及实现免积分下载
:):) :) 如附件...
culture FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1088  2107  2414  361  497  22  43  49  8  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved