电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1473V25-133BZXC

产品描述72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture
文件大小371KB,共30页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1473V25-133BZXC概述

72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture

文档预览

下载PDF文档
PRELIMINARY
CY7C1471V25
CY7C1473V25
CY7C1475V25
72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
with NoBL™ Architecture
Features
• No Bus Latency™ (NoBL™) architecture eliminates
dead cycles between write and read cycles.
• Can support up to 133-MHz bus operations with zero
wait states
• Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 2.5V/1.8V I/O power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• Offered in JEDEC-standard lead-free 100 TQFP, and
165-ball fBGA packages for CY7C1471V25 and
CY7C1473V25. 209-ball fBGA package for
CY7C1475V25.
• Three chip enables for simple depth expansion.
• Automatic Power-down feature available using ZZ
mode or CE deselect.
• JTAG boundary scan for BGA and fBGA packages
• Burst Capability—linear or interleaved burst order
• Low standby power
Functional Description
[1]
The CY7C1471V25, CY7C1473V25 and CY7C1475V25 are
2.5V, 2M x 36/4M x 18/1M x 72 Synchronous Flow-through
Burst SRAMs designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait states. The CY7C1471V25, CY7C1473V25 and
CY7C1475V25 are equipped with the advanced No Bus
Latency (NoBL) logic required to enable consecutive
Read/Write operations with data being transferred on every
clock cycle. This feature dramatically improves the throughput
of data through the SRAM, especially in systems that require
frequent Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05287 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised December 5, 2004

CY7C1473V25-133BZXC相似产品对比

CY7C1473V25-133BZXC CY7C1471V25-100BZC CY7C1473V25-100BZC
描述 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture 72-mbit (2M x 36/4M x 18/1M x 72) flow-through sram with nobl architecture
【上海航芯 ACM32F070开发板+触控功能评估板测评】+RTC电子时钟
本帖最后由 jinglixixi 于 2022-10-19 09:55 编辑 在ACM32F070内部配有RTC计时器,如使用段码LCD屏来显示会有时间内容显示不完整的问题。为此,可使用前面介绍的OLED屏来完成显示工作,其显 ......
jinglixixi 国产芯片交流
即将发布的TinyPICO微型ESP32开发板
这是国外即将发布的一个新的ESP32开发板。 406139 主要特性: 32-bit dual core processor operating at 240 MHz 2.4 GHz Wi-Fi - 802.11b/g/n Bluetooth BLE 4.2 4 MB SPI flash ......
dcexpert MicroPython开源版块
C6678 DDR3初始化过不去,EFIM链接FIFO ,谢谢帮忙!
(1)您好,我们用了一片DDR3芯片H4B1G1646E,DDR3时钟为66.7 ,采用官网给的例程中-memory_est来测试DDR3,速率为800MT/s的测试,在full levering 就出错了,安好PCB参数输入值,修改测试程序 ......
flyer DSP 与 ARM 处理器
基于VS-RK3399板卡,研究加载蓝牙方式,共享大家
基于VS-RK3399板卡,研究加载蓝牙方式,共享大家 Debian/Ubuntu系统都是基于linux框架来设计,使用的明了也一样,例如,apt-get udpate, apt-get install blueman等都一样。 经过一天的调试l ......
timyliao TI技术论坛
90%LED路灯企业亏损:“政府买单”后遗症
机遇与挑战: LED路灯市场之初低利润的价格搏杀 也是摘要亏损原因“政府关系型”的行业 市场数据: 中国LED照明市场超50%集中在路灯项目 “快乐并痛苦着。”坐在记者对面,张玉生如此 ......
LED123 LED专区
什么产品会用到STM32单片机 求解 大侠们
什么产品会用到STM32单片机 求解 大侠们...
皓锋微电子 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1567  1382  1222  1795  1870  33  59  31  52  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved