电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1350F-133BGI

产品描述4-Mb (128k x 36) pipelined sram with nobl architecture
文件大小390KB,共16页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1350F-133BGI概述

4-Mb (128k x 36) pipelined sram with nobl architecture

文档预览

下载PDF文档
1CY7C1350F
CY7C1350F
4-Mb (128K x 36) Pipelined SRAM with Nobl™ Architecture
Features
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Byte Write capability
• 128K x 36 common I/O architecture
• Single 3.3V power supply
• 2.5V/3.3V I/O Operation
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous output enable (OE)
• JEDEC-standard 100 TQFP and 119 BGA packages
• Burst Capability—linear or interleaved burst order
• “ZZ” Sleep mode option
Functional Description
[1]
The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined
Burst SRAM designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait states. The CY7C1350F is equipped with the advanced
No Bus Latency™ (NoBL™) logic required to enable consec-
utive Read/Write operations with data being transferred on
every clock cycle. This feature dramatically improves the
throughput of the SRAM, especially in systems that require
frequent Write/Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. The
clock input is qualified by the Clock Enable (CEN) signal,
which, when deasserted, suspends operation and extends the
previous clock cycle. Maximum access delay from the clock
rise is 2.8 ns (200-MHz device)
Write operations are controlled by the four Byte Write Select
(BW
[A:D]
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
.
Logic Block Diagram
A0, A1, A
MODE
CLK
CEN
ADDRESS
REGISTER 0
A1
A1'
D1
Q1
A0
A0'
BURST
D0
Q0
LOGIC
ADV/LD
C
WRITE ADDRESS
REGISTER 1
WRITE ADDRESS
REGISTER 2
C
ADV/LD
BW
A
BW
B
BW
C
BW
D
WE
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
WRITE
DRIVERS
MEMORY
ARRAY
S
E
N
S
E
A
M
P
S
O
U
T
P
U
T
R
E
G
I
S
T
E
R
S
D
A
T
A
S
T
E
E
R
I
N
G
O
U
T
P
U
T
B
U
F
F
E
R
S
E
DQs
DQP
A
DQP
B
DQP
C
DQP
D
E
INPUT
REGISTER 1
E
INPUT
REGISTER 0
E
OE
CE1
CE2
CE3
ZZ
READ LOGIC
SLEEP
CONTROL
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05305 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 19, 2004

CY7C1350F-133BGI相似产品对比

CY7C1350F-133BGI CY7C1350F-133BGC
描述 4-Mb (128k x 36) pipelined sram with nobl architecture 4-Mb (128k x 36) pipelined sram with nobl architecture
单片机引脚人工接高电平或者低电平能在程序中检测出来吗?
比如我P5.0接GND或者接3.3V,那么我程序中能不能用这个if((P5OUT&0x01)==0x01)来判断? 如果不可以的话,怎么在程序中判断啊?...
面纱如雾 微控制器 MCU
[国民技术N32WB452测评]四.LCD显示DVP采集图像
本帖最后由 Eurasia32 于 2022-8-7 14:59 编辑 在上次评测中实现了通过DVP接口驱动GC0308摄像头进行图像采集的功能,本次测评将实现将采集图像显示至LCD显示屏。 实现LCD显示屏驱动 ......
Eurasia32 国产芯片交流
CC430家庭用户指南
CC430 Family User's Guide85719...
EEWORLD社区 微控制器 MCU
小车
小车消息 楼下几位 我已经又发了一次 这总不会是忽悠吧 (19:29 最后一次)...
someone 单片机
(转)Just for fun (1)
大学里有间教室,里面的挂钟有问题,只要被东西敲到就会愈走愈快,敲一次就快5分钟。 一天教授上课,发现同学们都趁他在黑板上写字的时候用橡皮丢挂钟,但教授却不声张,依旧按钟上下课 ......
shuangshumei 聊聊、笑笑、闹闹
约饭走起!12月20日晚EEWorld网友深圳线下聚餐,快来报名啦~~
约饭啦约饭啦~~EEWorld邀你线下聚餐啦~~ 告诉大家个好消息~下周管管将飞深圳,邀请大家12月20日一起约个饭,聚一聚啦~~ 你们可以饱餐一顿,还会看到一直呆在线上扯皮的管仔我 到时 ......
okhxyyo 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1752  1692  949  2494  2479  18  5  30  8  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved