电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1265V18-333BZI

产品描述36-mbit qdr?-II+ sram 4-word burst architecture (2.5 cycle read latency)
文件大小1MB,共28页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1265V18-333BZI概述

36-mbit qdr?-II+ sram 4-word burst architecture (2.5 cycle read latency)

文档预览

下载PDF文档
CY7C1261V18
CY7C1276V18
CY7C1263V18
CY7C1265V18
36-Mbit QDR™-II+ SRAM 4-Word
Burst Architecture (2.5 Cycle Read Latency)
Features
• Separate independent read and write data ports
— Supports concurrent transactions
300 MHz to 400 MHz clock for high bandwidth
4-Word Burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write
ports (data transferred at 800 MHz) at 400 MHz
Read latency of 2.5 clock cycles
Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate Port Selects for depth expansion
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency providing most current data
Core V
DD
= 1.8V ± 0.1V; IO V
DDQ
= 1.4V to V
DD[1]
HSTL inputs and Variable drive HSTL output buffers
Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1261V18, CY7C1276V18, CY7C1263V18, and
CY7C1265V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with Quad Data Rate-II+ (QDR-II+) architecture.
QDR-II+ architecture consists of two separate ports to access
the memory array. The read port has dedicated data outputs
to support read operations and the write port has dedicated
data inputs to support write operations. QDR-II+ architecture
has separate data inputs and data outputs to completely
eliminate the need to “turn around” the data bus required with
common IO devices. Each port is accessed through a common
address bus. Addresses for read and write addresses are
latched on alternate rising edges of the input (K) clock.
Accesses to the QDR-II+ read and write ports are completely
independent of one another. To maximize data throughput,
both read and write ports are equipped with Double Data Rate
(DDR) interfaces. Each address location is associated with
four
8-bit
words
(CY7C1261V18),
9-bit
words
(CY7C1276V18), 18-bit words (CY7C1263V18), or 36-bit
words (CY7C1265V18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K),
memory bandwidth is maximized while simplifying system
design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with Port Selects for each
port. Port selects enable each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1261V18 – 4M x 8
CY7C1276V18 – 4M x 9
CY7C1263V18 – 2M x 18
CY7C1265V18 – 1M x 36
Selection Guide
400 MHz
Maximum Operating Frequency
Maximum Operating Current
400
1330
375 MHz
375
1240
333 MHz
333
1120
300 MHz
300
1040
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-06366 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised May 14, 2007
[+] Feedback

CY7C1265V18-333BZI相似产品对比

CY7C1265V18-333BZI
描述 36-mbit qdr?-II+ sram 4-word burst architecture (2.5 cycle read latency)
IO口写数据不成功
首先,有四个寄存器分别为GPJCON,GPJDAT,GPJUDP和GPJSEL。GPJCON设置为0x28555555,每两位表示一个IO口的状态,00:input,01:output,10:功能引脚,11:保留。我只需要GPJ11-GPJ0。所以5555 ......
heljean 嵌入式系统
电话用于远程监控的几个电路
电话用于远程监控的几个电路...
zzzzer16 工业自动化与控制
求大神指点,最好用单片机
本帖最后由 paulhyde 于 2014-9-15 03:19 编辑 一、任务 设计一台能够循环输出指定波形的信号发生器。输出波形除正弦波、三角波和方波外,还需输出如下图所示的波形,为半个正弦波和一个三角 ......
蓝小亨 电子竞赛
allegro出钻孔文件报错
allegro在输出钻孔文件时总是报the number of integer places specified for drill output data is not enough for this design的错误怎么解决? ...
elivis PCB设计
TI M4芯片的MAC问题
10/100 MAC+PHY 和 10/100 MAC with MII I/F 分别代表什么意思啊?看TI的M4选型手册,有些有其中之一,有些两个都有,它们都有什么区别?网上也查不到相关问题{:1_134:}...
awarenessxie 微控制器 MCU
求教:WinCE上WS_CLIPCHILDREN为何失效?
求教:本人欲在WinCE6.0上开发透明控件的界面,父窗口是CMainFrame,在父窗口上创建控件(都是自己派生的类),父窗口未设置WS_CLIPCHILDREN属性,但在BOOL CMainFrame::OnEraseBkgnd(CDC* pDC)中 ......
xinyi7200 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2201  2608  1955  830  1924  20  41  32  4  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved