电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GATGB32.768/20.6208

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050GATGB32.768/20.6208概述

PLL/Frequency Synthesis Circuit,

PT7V4050GATGB32.768/20.6208规格参数

参数名称属性值
Objectid113594837
包装说明,
Reach Compliance Codeunknown
ECCN代码EAR99

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2

推荐资源

矩阵键盘
C:\Users\zhoukai\53670 #include #include int main() { char temp,key; DDRA = 0x0f; while(1) { PORTA = 0x08;//设置行4输出高电平,其它为低电平 temp = PINA;// ......
stamn Microchip MCU
Cyclone III FPGA开发板详细电路图
Cyclone III FPGA开发板详细电路图....
xuejuwei FPGA/CPLD
LPC111x的延时代码。
两个函数分别是微秒和毫秒的延时,精确度在5%以内。LPC1343应该不适合,毕竟M3不想M0,有流水。 void sleepUs(uint32_t us){ // 1us base on 12MHz = 2, 50MHz = 8; uint32_t i = (us * ......
elulis NXP MCU
远距离识别卡/电子标签/RFID/有源卡
提供标准厚卡和异型封装标准厚卡尺寸:86 x 54 x 5mm工作频率:2.4GHz-2.5GHz ISM微波段,128个频道,频道带宽8MHz。数据速率:1Mbps 射频功率:小于-3dBm,可编程工作电流:小于5uA接收灵敏度: ......
JasonYoo 无线连接
2440,bootloader问题
我的bsp里面有stepldr和eboot, 我想让eboot跑起来, 但把stepldr.nb1烧写到flash中后,在dnw上显示的却是乱码!!!! 这个是串口的初始代码: void Uart_Init(void) { int i; ......
gouri 嵌入式系统
讨论:6G在路上,5G怎么办?
据相关报道,6G移动通讯相关技术的描述已见诸报端。 5G的理论下载速率为每秒10GB(Byte),是当前4G上网速率的10倍,而 6G的理论下载速度是5G的100倍,达到每秒1TB,并且预计2020年开始商用。媒 ......
EEWORLD社区 无线连接

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 639  2422  2328  2207  3  13  49  47  45  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved