电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P72604200BQ8

产品描述Standard SRAM, 512KX36, 0.45ns, CMOS, PBGA165
产品类别存储    存储   
文件大小228KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71P72604200BQ8概述

Standard SRAM, 512KX36, 0.45ns, CMOS, PBGA165

IDT71P72604200BQ8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codeunknown
最长访问时间0.45 ns
最大时钟频率 (fCLK)200 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
内存密度18874368 bit
内存集成电路类型STANDARD SRAM
内存宽度36
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
电源1.5/1.8,1.8 V
认证状态Not Qualified
最大待机电流0.335 A
最小待机电流1.7 V
最大压摆率0.95 mA
表面贴装YES
技术CMOS
端子形式BALL
端子节距1 mm
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 2
Features
IDT71P72804
IDT71P72604
Description
The IDT QDRII
TM
Burst of two SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with two data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single DDR address bus with multiplexed read
and write addresses. All read addresses are received on the first half of
the clock cycle and all write addresses are received on the second half
of the clock cycle. The read and write enables are received on the first
half of the clock cycle. The byte and nibble write signals are received on
both halves of the clock cycle simultaneously with the data they are
controlling on the data input bus.
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
-
Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
-
One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
-
Two word burst data per clock on each port
-
Four word transfers per clock cycle (2 word bursts
on 2 ports)
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
Commercial and Industrial Temperature Ranges
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
(Note1)
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6109 drw 16
CQ
CQ
Notes
1) Represents 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 2 signal lines for x18, and 4r signal lines for x36.
4) Represents 36 signal lines for x18, and 72 signal lines for x36.
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
APRIL 2006
DSC-6109/0A
AD09如何将PCB库的线条定义名称
如图,线条无法定义名称,在导入PCB后会报错,因为没有名称导过去就没有网络 ...
675452482 PCB设计
0
攒分赚人品谢谢清洁工和大兔子...
weipingid 嵌入式系统
G2553LaunchPad 硬件乘法器的疑惑
需要用g2553launchpad实现一个FIR带通滤波器。用matlab的FDAtool计算出系数,然后ad采样,和系数算卷积。 请问一下这个卷积要怎么算。比如a*b,单片机是直接调用g2553的硬件乘法器进行运算么? ......
x316639495 微控制器 MCU
VHDL的分频
急! 我要做一个占空比可调的程序,要很多种情况,一一通过计数列举的话程序就显得很长了,所以想咨询下有没有其他的方法的,谢谢!!! ...
yl675942236 FPGA/CPLD
S5PV210简单介绍
S5PV210简单介绍 S5PV210采用了ARM CortexTM-A8内核,ARM V7指令集,主频可达1GHZ,64/32位内部总线结构,32/32KB的数据/指令一级缓存,512KB的二级缓存,可以实现2000DMIPS(每秒运算2亿条 ......
ensentec ARM技术
求例程
那位大侠的28335的例程,我做电机控制,用can口通讯...
flyfish1986 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1743  1706  1590  2613  105  24  43  18  41  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved