电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX19711ETN+T

产品描述IC anlg frnt end 56-tqfn
产品类别无线/射频/通信    电信电路   
文件大小939KB,共36页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
标准
下载文档 详细参数 全文预览

MAX19711ETN+T概述

IC anlg frnt end 56-tqfn

MAX19711ETN+T规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Maxim(美信半导体)
零件包装代码QFN
包装说明HVQCCN,
针数48
Reach Compliance Codecompliant
JESD-30 代码S-XQCC-N56
JESD-609代码e3
长度7 mm
湿度敏感等级1
功能数量1
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度0.8 mm
标称供电电压3 V
表面贴装YES
电信集成电路类型TELECOM CIRCUIT
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm

文档预览

下载PDF文档
19-0527; Rev 0; 5/06
KIT
ATION
EVALU
E
BL
AVAILA
10-Bit, 11Msps, Full-Duplex
Analog Front-End
General Description
Features
Dual 10-Bit, 11Msps Rx ADC and Dual 10-Bit,
11Msps Tx DAC
Ultra-Low Power
37.5mW/42.7mW at f
CLK
= 4.915MHz/11MHz,
FD Mode
24.3mW at f
CLK
= 11MHz, Slow Rx Mode
34.5mW at f
CLK
= 11MHz, Slow Tx Mode
Low-Current Standby and Shutdown Modes
Integrated CDMA Filters with > 64dBc Stopband
Rejection
Programmable Tx DAC Common-Mode DC Level
and I/Q Offset Trim
Excellent Dynamic Performance
SNR = 54.8dB at f
IN
= 1.875MHz (Rx ADC)
SFDR = 75dBc at f
OUT
= 620kHz (Tx DAC)
Three 12-Bit, 1µs Aux-DACs
10-Bit, 333ksps Aux-ADC with 4:1 Input Mux and
Data Averaging
Excellent Gain/Phase Match
±0.01° Phase, ±0.01dB Gain (Rx ADC) at
f
IN
= 1.87MHz
Multiplexed Parallel Digital I/O
Serial-Interface Control
Versatile Power-Control Circuits
Shutdown, Standby, Idle, Tx/Rx Disable
Miniature 56-Pin Thin QFN Package
(7mm x 7mm x 0.8mm)
MAX19711
The MAX19711 is an ultra-low-power, highly integrated
mixed-signal analog front-end (AFE) ideal for CDMA
communication applications operating in full-duplex
(FD) mode. Optimized for high dynamic performance
and ultra-low power, the device integrates a dual 10-bit,
11Msps receive (Rx) ADC; dual 10-bit, 11Msps transmit
(Tx) DAC with CDMA baseband filters; three fast-settling
12-bit aux-DAC channels for ancillary RF front-end con-
trol; and a 10-bit, 333ksps housekeeping aux-ADC. The
typical operating power in FD mode is 37.5mW/42.7mW
at a 4.915MHz/11MHz clock frequency.
The Rx ADCs feature 54.8dB SNR and 74.2dBc SFDR at
1.875MHz input frequency with an 11MHz clock frequen-
cy. The analog I/Q input amplifiers are fully differential
and accept 1.024V
P-P
full-scale signals. Typical I/Q
channel matching is ±0.01° phase and ±0.01dB gain.
The Tx DACs with CDMA lowpass filters feature -3dB
cutoff frequency of 1.3MHz and > 64dBc stopband
rejection at f
IMAGE
= 4.285MHz at f
CLK
= 4.915MHz. The
analog I-Q full-scale output voltage range is selectable at
±410mV or ±500mV differential. The output DC common-
mode voltage is selectable from 0.86V to 1.36V. The I/Q
channel offset is adjustable to optimize radio lineup side-
band/carrier suppression. Typical I-Q channel matching
is ±0.03dB gain and ±0.07° phase.
Two independent 10-bit parallel, high-speed digital
buses used by the Rx ADC and Tx DAC allow full-
duplex operation for frequency-division duplex applica-
tions. The Rx ADC and Tx DAC can be disabled
independently to optimize power management. A 3-wire
serial interface controls power-management modes, the
aux-DAC channels, and the aux-ADC channels.
The MAX19711 operates on a single 2.7V to 3.3V analog
supply and 1.8V to 3.3V digital I/O supply. The
MAX19711 is specified for the extended (-40°C to
+85°C) temperature range and is available in a 56-pin,
thin QFN package. The
Selector Guide
at the end of the
data sheet lists other pin-compatible versions in this AFE
family. For time-division duplex (TDD) applications, refer
to the MAX19705–MAX19708 AFE family of products.
Pin Configuration
CS/WAKE
TOP VIEW
ADC2
GND
V
DD
V
DD
DOUT
SCLK
DA9
DA8
DA7
DA6
DA5
42 41 40 39 38 37 36 35 34 33 32 31 30 29
ADC1 43
DAC3 44
DAC2 45
DAC1 46
V
DD
47
IDN 48
IDP 49
GND 50
V
DD
51
QDN 52
QDP 53
REFIN 54
COM 55
EXPOSED PADDLE (GND)
28 DA3
27 DA2
26 DA1
25 DA0
24 OV
DD
23 OGND
22 AD9
MAX19711
DA4
21 AD8
20 AD7
19 AD6
18 AD5
17 AD4
16 AD3
15 AD2
AD1
Applications
CDMA Handsets
CDMA Data Cards
Portable Communication
Equipment
Ordering Information
PART*
MAX19711ETN
MAX19711ETN+
PIN-PACKAGE
56 Thin QFN-EP**
56 Thin QFN-EP**
PKG CODE
T5677-1
T5677-1
REFN 56
1
REFP
2
V
DD
3
IAP
4
IAN
5
GND
6
CLK
7
GND
8
V
DD
9
QAN
10 11 12 13 14
QAP
V
DD
GND
AD0
THIN QFN
NOTE:
THE PIN 1 INDICATOR IS “+” FOR LEAD-FREE DEVICES.
*All
devices are specified over the -40°C to +85°C operating range.
**EP
= Exposed paddle.
+Denotes
lead-free package.
Functional Diagram and Selector Guide appear at end of
data sheet.
1
________________________________________________________________
Maxim Integrated Products
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
DIN
WinCE Bluetooth 问题 求解 感谢
各位先进好 跟各位先进请教几个问题 小弟最近在研究嵌入式系统的蓝牙装置 使用的cpu是 s3c2443 , OS是 WinCE Platform Builder 5.0 我想建构一个bluetooth的AP 查了一下 MSDN 却对于有些感到 ......
hongfs 嵌入式系统
ARM中如何把常量数组放在代码段?
现在有个很大的常量数组const int testdata,为了节约内存,想把他放在代码段里面。 请问需要怎么申明?以前在单片机里面字节加个code前缀就可以了,ARM里是怎么实现的? RO数据区就是 ......
dzzl ARM技术
HPS-to-FPGA访问FPGA的i/o
HPS通过HPS-to-FPGA桥访问FPGA的i/o口的问题,不是轻型桥,有没有弄过的,我弄了两天了,就是各种不通。 ...
Makefile FPGA/CPLD
普通的IO信号在PCB上对应的fpga脚为全局时钟
各位大侠,晶振的时钟为main_clk,将该时钟分频后得到AD的时钟AD_clk,但是在实际的电路图中,我AD_clk连接在了fpga的全局时钟对应的脚上面个,综合的时候报错,好像是普通的IO信号时不能连在 ......
sunnian1234 FPGA/CPLD
希望高手给些指教
遇到一个问题,希望高手给些指教。 假如有一个不规则波形的直流脉冲波(2.0v-28v 0-160ma),现在想将其收集到浮冲电压为DC10v 的电池里,该如何着手? 希望高手指点一二,这里先谢过。 ...
likrat 创意市集
MSP430系列单片机简介
MSP430系列单片机简介...
songbo 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2736  306  2265  2546  1559  41  35  50  23  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved