电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

501NAH-ACAF

产品描述osc prog 5ns 50ppm 2.5x3.2mm
产品类别无源元件   
文件大小456KB,共22页
制造商Silicon
标准  
下载文档 全文预览

501NAH-ACAF概述

osc prog 5ns 50ppm 2.5x3.2mm

文档预览

下载PDF文档
Si501/2/3
32
K
H
Z
–100
MH
Z
CMEMS
O
SC ILLA TOR
User selectable tRise/tFall options
Glitchless start and stop
Excellent short-term stability, long-
term aging
Industry standard footprints:
2x2.5, 2.5x3.2, 3.2x5 mm
RoHS compliant, Pb-free
Short lead times: <2 weeks
–20 to +70 °C: Extnd commercial
–40 to +85 °C: Industrial
The Si50x family also includes the
Si504 for in-circuit programmability
(See the Si504 Data Sheet)
Features
Wide frequency range: 32 kHz to
100 MHz

Contact Silicon Labs for
frequencies above 100 MHz
Si501 single frequency w/ OE
Si502 dual frequency w/ OE/FS
Si503 quad frequency w/ FS
±20/30/50 ppm frequency stability
including 10-year aging
LVCMOS output
Low period jitter
Low power
Continuous supply voltage range:
+1.71 V to +3.63 V
Applications
Storage (SATA/SAS/PCIe)
General purpose processors
Industrial controllers
Embedded controllers
Motor control
Flow control
Office/Home automation
IP cameras/surveillance
Display and control panels
Outdoor electronics
Multi-function printers
Office equipment
Description
The Si501/2/3 CMEMS oscillator family provides monolithic, MEMS-based IC
replacements for traditional crystal oscillators. Silicon Laboratories’ CMEMS
technology combines standard CMOS + MEMS in a single, monolithic IC to provide
integrated, high-quality and high-reliability oscillators. Each device is factory tested
and configured for guaranteed performance to data sheet specifications across
voltage, process, temperature, shock, vibration, and aging.
Additional information on the Si50x CMEMS oscillator architecture and CMEMS
technology is available in white papers on the Silicon Labs website at
www.siliconlabs.com/cmems.
Ordering Information:
See Section 5.
Pin Assignments
FS/OE 1
GND 2
Patents pending
4 V
DD
3 CLK
Functional Block Diagram
VDD
LDO
Digital
Frequency-Locked
Loop (FLL)
Resonator
& Oscillator
Temperature
Sensor
VCO
FS/OE
Temp Comp /
Digital
Control
NVM RAM ROM
M
M
÷
CLK
GND
Preliminary Rev. 0.72 11/13
Copyright © 2013 by Silicon Laboratories
Si501/2/3
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
FPGA设计的八个重要知识点,你都会吗
1. 面积与速度的平衡与互换 这里的面积指一个设计消耗FPGA/CPLD的逻辑资源的数量,对于FPGA可以用消耗的FF(触发器)和LUT(查找表)来衡量,更一般的衡量方式可以用设计所占的等价逻辑门数 ......
xyd18025265652 FPGA/CPLD
(精美大图)参与TI 8月初研讨会,获赠C2000开发板
参与TI 8月初研讨会,获赠C2000开发板,活动详情:https://bbs.eeworld.com.cn/thread-111179-1-1.html 板子先到了朋友那里,现在正在来EEWORLD的路上。 朋友帮忙弄了两张图,先 ......
EEWORLD社区 单片机
找工作!
六年WinCE开发经验,都是基于arm架构的。 两年winCE下的网络开发,socket 编程,两年WinCE手机开发,ril部分,两年WinCE手机BSP开发! 值多少钱? 本人在北京 联系方式:wincebsp@sina.c ......
zyc002002 嵌入式系统
【xilinx技术问答】后端布局布线的频率
问:在后端布局布线之前怎么确定系统的最高工作频率?是一点点往上升还是有什么计算公式?在综合之后啦? 综合后的STD基本上没什么延迟信息? 答:看时序报告,里面有FMAX,推算的方法根据关键 ......
eeleader FPGA/CPLD
射频识别技术原理分析
射频识别(RFID)技术相对于传统的磁卡及IC卡技术具有非接触、阅读速度快、无磨损等特点,在最近几年里得到快速发展。为加强中国工程师对该技术的理解,本文详细介绍了RFID技术的工作原理、分类、 ......
songbo 无线连接
MSP430F5529用DMA接收串口数据,并作出回应
#include "msp430.h" #define CPU((double)4000000) #define delay_ms(x) __delay_cycles((long)(CPU*(double)x/1000.0)) #define delay_us(x) __delay_cycles((lo ......
天人合 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2814  1296  2497  1684  2888  57  27  51  34  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved