电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HV5622PJ

产品描述串行到并行逻辑转换器 220v 32ch open D out
产品类别模拟混合信号IC    驱动程序和接口   
文件大小720KB,共8页
制造商Supertex
下载文档 详细参数 选型对比 全文预览

HV5622PJ在线购买

供应商 器件名称 价格 最低购买 库存  
HV5622PJ - - 点击查看 点击购买

HV5622PJ概述

串行到并行逻辑转换器 220v 32ch open D out

HV5622PJ规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Supertex
零件包装代码LCC
包装说明QCCJ,
针数44
Reach Compliance Codeunknown
ECCN代码EAR99
数据输入模式SERIAL
接口集成电路类型EL DISPLAY DRIVER
JESD-30 代码S-PQCC-J44
长度16.5862 mm
湿度敏感等级1
复用显示功能NO
功能数量1
区段数32
端子数量44
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度4.6228 mm
最大供电电压13.2 V
最小供电电压10.8 V
标称供电电压12 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度16.5862 mm
最小 fmax8 MHz

文档预览

下载PDF文档
HV5622
32-Channel Serial to Parallel Converter
With Open Drain Outputs
Features
Processed with HVCMOS
®
technology
Sink current minimum 100mA
Shift register speed 8.0MHz
Polarity and Blanking inputs
CMOS compatible inputs
Forward and reverse shifting options
Diode to VPP allows efficient power recovery
General Description
The HV5622 is a low-voltage serial to high-voltage parallel
converter with open drain outputs. This device has been designed
for use as a driver for AC-electroluminescent displays. It can
also be used in any application requiring multiple output high
voltage current sinking capabilities such as driving inkjet and
electrostatic print heads, plasma panels, vacuum fluorescent, or
large matrix LCD displays.
This device consists of a 32-bit shift register, 32 latches, and
control logic to perform the polarity select and blanking of the
outputs. Data is shifted through the shift register on the high to
low transition of the clock. The HV5622 shifts in the clockwise
direction when viewed from the top of the package. A data output
buffer is provided for cascading devices. This output reflects the
current status of the last bit of the shift register. Operation of
the shift register is not affected by the LE (latch enable), BL
(blanking), or the POL (polarity) inputs. Transfer of data from the
shift register to the latch occurs when the LE (latch enable) input
is high. The data in the latch is stored when LE is low.
Functional Block Diagram
Polarity
Blanking
Latch Enable
HV
OUT
1
Data Input
Clock
Latch
32-Bit
Shift
Register
(Outputs 3 to 30
not shown)
Latch
HV
OUT
2
HV
OUT
31
Latch
HV
OUT
32
Data Out
Latch

HV5622PJ相似产品对比

HV5622PJ HV5622PG-M919-G HV5622PJ-M903-G
描述 串行到并行逻辑转换器 220v 32ch open D out 串行到并行逻辑转换器 220v 32ch open D out 串行到并行逻辑转换器 220v 32ch open D out

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 757  1411  1406  995  2422  16  29  21  49  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved