电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P72604S167BQGI

产品描述QDR SRAM, 512KX36, 0.5ns, PBGA165, 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165
产品类别存储    存储   
文件大小238KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71P72604S167BQGI概述

QDR SRAM, 512KX36, 0.5ns, PBGA165, 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165

IDT71P72604S167BQGI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 2
Features
IDT71P72804
IDT71P72604
Description
The IDT QDRII
TM
Burst of two SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with two data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single DDR address bus with multiplexed read
and write addresses. All read addresses are received on the first half of
the clock cycle and all write addresses are received on the second half
of the clock cycle. The read and write enables are received on the first
half of the clock cycle. The byte and nibble write signals are received on
both halves of the clock cycle simultaneously with the data they are
controlling on the data input bus.
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
-
Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
-
One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
-
Two word burst data per clock on each port
-
Four word transfers per clock cycle (2 word bursts
on 2 ports)
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
Commercial and Industrial Temperature Ranges
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
(Note1)
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6109 drw 16
CQ
CQ
Notes
1) Represents 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 2 signal lines for x18, and 4r signal lines for x36.
4) Represents 36 signal lines for x18, and 72 signal lines for x36.
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
OCTOBER 2008
DSC-6109/0A
几种移动版操作系统的感受
1. iPhone OS : 谁说这是手机啊,这不是PDA嘛! 2. Symbian : 嗯,没错,这就是手机! 3. Old Palm OS : 嗯,没错,这就是PDA! 4. Palm Web ......
fish001 嵌入式系统
买TQ210就是用开发板的价格购买平板方案
本帖最后由 jameswangsynnex 于 2015-3-3 19:58 编辑 广州天嵌科技基于s5pv210 的tq210开发板一上市,就得到广大客户的热捧。如今,双节再优惠! 特价769元 = TQ210+ 7寸电容屏+ 运费。我们告 ......
tqkj3 消费电子
rfid创业
我是做rfid系统集成及产品研发,想在这里看看能不能找到同行聊聊。当然,更希望能合作。我的网站:www.itrfid.com.cn 公司主要做rfid相关产品及系统集成,在这个行业混了6年了,感觉前景还是很 ......
lala_2005 嵌入式系统
Vivado保存默认编译线程数的方法
本帖最后由 littleshrimp 于 2020-12-15 12:38 编辑 正常Windows下Vivado的默认编译线程数是2,为了提高编译速度可以通过set_param general.maxThreads 12设置最大线程数,数字12可根据自己 ......
littleshrimp FPGA/CPLD
对于国内无线物联网IC的稳定性测试
这些年国内物联网市场蓬勃发展,国产WiFi、BLE、Zigbee等片子应用层出不穷,大家在使用中关于无线IC的稳定性测试有无合适的评估模型进行探讨? 现在一般都是通过双85 加速测试,给定温度、湿度 ......
myvioletchen 无线连接
应届生搞嵌入式很迷茫,请前辈花点时间阅读后指点一下!(不是技术问题)
我是一名即将找工作的应届生,马上要找工作了,但是很迷茫…… 我的简历: 为准备电子设计大赛,自2008年3月开始自学ARM7和Cortex-M3,并基于这两个核做了一些东西,如下: 抢答器 ......
moffice 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2351  1719  2323  1904  2213  21  45  37  27  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved