电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST32HF3241-70-4C-LFSE

产品描述Memory IC
产品类别存储    存储   
文件大小445KB,共36页
制造商Greenliant
下载文档 详细参数 全文预览

SST32HF3241-70-4C-LFSE概述

Memory IC

SST32HF3241-70-4C-LFSE规格参数

参数名称属性值
厂商名称Greenliant
包装说明,
Reach Compliance Codecompliant
Base Number Matches1

文档预览

下载PDF文档
Multi-Purpose Flash Plus + SRAM ComboMemory
SST32HF1641 / SST32HF1681 / SST32HF3241 / SST32HF3281
SST32HF1621C / SST32HF1641C / SST32HF3241C
SST32HF324 / 32832Mb Flash + 4Mb SRAM, 32Mb Flash + 8Mb SRAM
(x16) MCP ComboMemories
EOL Data Sheet
FEATURES:
• ComboMemories organized as:
– SST32HF1621C: 1M x16 Flash + 128K x16 SRAM
– SST32HF1641x: 1M x16 Flash + 256K x16 SRAM
– SST32HF1681: 1M x16 Flash + 256K x16 SRAM
– SST32HF3241x: 2M x16 Flash + 256K x16 SRAM
– SST32HF3281: 2M x16 Flash + 512K x16 SRAM
• Single 2.7-3.3V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 15 mA (typical) for
Flash or SRAM Read
– Standby Current:
- SST32HFx1: 60 µA (typical)
- SST32HFx1C: 12 µA (typical)
• Flexible Erase Capability
– Uniform 2 KWord sectors
– Uniform 32 KWord size blocks
• Erase-Suspend/Erase-Resume Capabilities
• Security-ID Feature
– SST: 128 bits; User: 128 bits
• Hardware Block-Protection/WP# Input Pin
– Bottom Block-Protection (bottom 32 KWord)
• Fast Read Access Times:
– Flash: 70 ns
– SRAM: 70 ns
• Latched Address and Data for Flash
• Flash Fast Erase and Word-Program:
– Sector-Erase Time: 18 ms (typical)
– Block-Erase Time: 18 ms (typical)
– Chip-Erase Time: 40 ms (typical)
– Word-Program Time: 7 µs (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 63-ball LFBGA (8mm x 10mm x 1.4mm)
– 62-ball LFBGA (8mm x 10mm x 1.4mm)
• All non-Pb (lead-free) devices are RoHS compliant
PRODUCT DESCRIPTION
The SST32HFx1/x1C ComboMemory devices integrate
a CMOS flash memory bank with a CMOS SRAM mem-
ory bank in a Multi-Chip Package (MCP), manufactured
with SST’s proprietary, high performance SuperFlash
technology. The SST32HF16x1/32x1 devices use a
PseudoSRAM. The SST32HF16x1C/32x1C devices use
standard SRAM.
Featuring high performance Word-Program, the flash
memory bank provides a maximum Word-Program time of
7 µsec. To protect against inadvertent flash write, the
SST32HFx1/x1C devices contain on-chip hardware and
software data protection schemes. The SST32HFx1/x1C
devices offer a guaranteed endurance of 10,000 cycles.
Data retention is rated at greater than 100 years.
The SST32HFx1/x1C devices consist of two independent
memory banks with respective bank enable signals. The
Flash and SRAM memory banks are superimposed in the
same memory address space. Both memory banks share
common address lines, data lines, WE# and OE#. The
memory bank selection is done by memory bank enable
©2005 Silicon Storage Technology, Inc.
S71236-05-EOL
6/07
1
signals. The SRAM bank enable signal, BES# selects the
SRAM bank. The flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST32HFx1/x1C provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Word-Program concurrently. All
flash memory Erase and Program operations will automati-
cally latch the input address and data signals and complete
the operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF+ and ComboMemory are trademarks of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
这两个AD和DA 初始化是怎么冲突的啊,求解~~~
本帖最后由 莫静好实 于 2015-8-14 18:21 编辑 void ADCCS(void) { P6SEL |= 0x01; // 使能ADC通道 ADC12CTL0 = ADC12ON + MSC + SHT0_2; // ......
莫静好实 微控制器 MCU
急需DSP和FPGA芯片的资料
本人急需知道生产的生产DSP和FPGA厂家及芯片型号 最好芯片型号后有功能和参数介绍 请知道的朋友告知在下 不胜感激!...
yjkally 嵌入式系统
双总线结构下双端口内存的问题?
双总线体系结构下(CPU和内存之间有存储器总线),双端口内存到底是什么意思? 双端口指的是哪两个端口?是一个接系统总线的端口+一个接CPU的端口?还是除了接系统总线外,有两个接CPU的端口( ......
alan_zhang 嵌入式系统
那位大哥做过scsi编程
我要做非常底层的东西,要在没有操作系统支持下实现操作硬盘的一些基本操作。...
max 嵌入式系统
请问有知道LM158J/883这个片子的吗?
本帖最后由 dontium 于 2015-1-23 11:43 编辑 请问有知道LM158J/883这个片子的吗? ...
百合2014 模拟与混合信号
MT7681硬件参考设计
216089 216090 216091 216092 216093 216094 ...
chenzhufly 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 77  318  211  1081  1129  27  51  50  59  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved