电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V55C3256164VGG6I

产品描述DRAM
产品类别存储    存储   
文件大小712KB,共55页
制造商ProMOS Technologies Inc
下载文档 详细参数 全文预览

V55C3256164VGG6I概述

DRAM

V55C3256164VGG6I规格参数

参数名称属性值
Objectid109276033
Reach Compliance Codecompliant
Country Of OriginMainland China
ECCN代码EAR99
YTEOL2

文档预览

下载PDF文档
V55C3256164VG
256Mbit SDRAM
(3.0~3.3) VOLT, TSOP II / FBGA PACKAGE
16M X 16
6
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency = 2
166 MHz
6 ns
5.4 ns
5.4 ns
7PC
143 MHz
7 ns
5.4 ns
5.4 ns
PRELIMINARY
7
143 MHz
7 ns
5.4 ns
6 ns
Features
4 banks x 4Mbit x 16 organization
High speed data transfer rates up to 166 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8, and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Deep Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval:
8192 cycles/64ms [0 to 70
o
C (Commercial)];
8192 cycles/64ms [-40 to 85
o
C (Industrial)];
8192 cycles/32ms [-40 to 105
o
C (H)];
8192 cycles/32ms [-40 to 125
o
C (Extended)]
Available in 54 Pin TSOP II, 54 Ball FBGA
LVTTL Interface
Single (+3.0~3.3) V
±0.3
V Power Supply
Drive Strength (DS) Option: Full, 1/2, 1/4 and 1/8
Auto Temperature Compensated Self Refresh
(Auto TCSR)
Operating Temperature Range:
Commercial (0
o
to 70
o
C)
Industrial (-40
o
to +85
o
C)
H (-40
o
to +105
o
C)
Extended (-40
o
to +125
o
C)
Description
The V55C3256164VG is a four bank Synchro-
nous DRAM organized as 4 banks x 4Mbit x 16. The
V55C3256164VG achieves high speed data trans-
fer rates up to 166 MHz by employing a chip archi-
tecture that prefetches multiple bits and then
synchronizes the output data to a system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at
higher rate than is possible with standard DRAMs.
A sequential and gapless data rate of up to 166
MHz is possible depending on burst length, CAS
latency and speed grade of the device.
Device Usage Chart
Operating Temperature
Range
0°C to 70°C
-40
o
to 85
o
C
-40
o
to +105
o
C
-40
o
to +125
o
C
Package Outline
T/C
Access Time (ns)
6
Power
Std.
7PC
7
L
U
Temperature
Mark
Blank
I
H
E
V55C3256164VG Rev. 1.0 September 2008
1
请问protel dxp里的navigator怎么调出来呢?
教程里说可以直接利用navigator找到电路图里的元件,但是我的dxp翻了个底朝天也没找到啊,有一个叫navigation,但是和教程里的不一样啊,请前辈们指点。63932此为navigator,可以和project还有l ......
zxpla PCB设计
AD画层次原理图时候,在主图连线时是否可以使用网络标号
AD画层次原理图时候,在主图连线时是否可以使用网络标号那,我今天用了网络标号,出现了一大堆警告,求指导,这个层次原理图出现的问题都快烦死我了 ...
961349487@qq.co PCB设计
【TI毫米波雷达测评】IWR1443BOOST开箱测试
本帖最后由 a736015 于 2019-12-5 10:03 编辑 Texas Instruments IWR1443BOOST毫米波传感器评估模块 (EVM) 是用于IWR1443毫米波传感器的简单易用评估板,可直接连接TI MCU LaunchPad&tra ......
a736015 TI技术论坛
再上一个红外逻辑分析仪
红外逻辑分析仪,转至ZSmcu,51+vb的方案...
bookcat DIY/开源硬件专区
《手机使用礼貌守则》(点评版)
《手机使用礼貌守则》(点评版)总则:守则以维护现代通信技术影响下人与人的关系为宗旨。守则暂无法律效力,但并不排除将来具有法律效力的可能。第一章 接机状态第一条:手机响了,请在第一 ......
bob 无线连接
女同胞们节日快乐&节日怎么过?
先祝坛子里的女同胞们节日快乐! 在问问大家今天节日怎么过呀? 我妈和她好友今天要出去浪一天,享受没孩子没老公的自由生活。 我呢,自从有了娃,所有的下班时间都是娃的时间。 姑娘们你们 ......
okhxyyo 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 970  2033  635  2749  1834  20  41  13  56  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved