电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT3521AE-1C128-7B156.250000T

产品描述LVPECL Output Clock Oscillator, 156.25MHz Nom, QFN, 10 PIN
产品类别无源元件    振荡器   
文件大小1MB,共45页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT3521AE-1C128-7B156.250000T概述

LVPECL Output Clock Oscillator, 156.25MHz Nom, QFN, 10 PIN

SIT3521AE-1C128-7B156.250000T规格参数

参数名称属性值
是否Rohs认证符合
Objectid145144852232
包装说明LCC10,.12X.2,50/40
Reach Compliance Codeunknown
Country Of OriginMalaysia, Taiwan, Thailand
YTEOL6.75
最长下降时间0.29 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量10
标称工作频率156.25 MHz
最高工作温度105 °C
最低工作温度-40 °C
振荡器类型LVPECL
输出负载50 OHM
封装等效代码LCC10,.12X.2,50/40
物理尺寸5.0mm x 3.2mm x 0.9mm
最长上升时间0.29 ns
最大供电电压3.08 V
最小供电电压2.52 V
标称供电电压2.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT3521
1 to 340 MHz Elite Platform I2C/SPI Programmable Oscillator
Description
The
SiT3521
is an ultra-low jitter, user programmable
oscillator which offers the system designer great flexibility
and functionality.
The device supports two in-system programming options
after powering up at a default, factory programmed startup
frequency:
Features
Any-frequency mode where the clock output can be
re-programmed to any frequency between 1 MHz and
340 MHz in 1 Hz steps
Digitally controlled oscillator (DCO) mode where the clock
output can be steered or pulled by up to ±3200 ppm with
5 to 94 ppt (parts per trillion) resolution.
The device’s default start-up frequency is specified in the
ordering code. User programming of the device is achieved
via I
2
C or SPI. Up to 16 I
2
C addresses can be specified by
the user either as a factory programmable option or via
hardware pins, enabling the device to share the I
2
C with
other I
2
C devices.
The SiT3521 utilizes SiTime’s unique DualMEMS
®
temperature sensing and TurboCompensation
®
technology
to deliver exceptional dynamic performance:
Programmable frequencies (factory or via I
2
C/SPI)
from 1 MHz to 340 MHz
Digital frequency pulling (DCO) via I
2
C/SPI
Output frequency pulling with perfect pull linearity
13 programmable pull range options to
±3200
ppm
Frequency pull resolution as low as 5 ppt (0.005 ppb)
0.21 ps typical integrated phase jitter (12 kHz to 20 MHz)
Integrated LDO for on-chip power supply noise filtering
0.02 ps/mV PSNR
-40°C to 105°C operating temperature
LVPECL, LVDS, or HCSL outputs
Programmable LVPECL, LVDS Swing
LVDS Common Mode Voltage Control
RoHS and REACH compliant, Pb-free, Halogen-free
and Antimony-free
Applications
Resistant to airflow and thermal shock
Resistant to shock and vibration
Superior power supply noise rejection
Combined with wide frequency range and user
programmability, this device is ideal for telecom, networking
and industrial applications that require a variety of
frequencies and operate in noisy environment.
Ethernet: 1/10/40/100/400 Gbps
G.fast and xDSL
Optical Transport: SONET/SDH, OTN
Clock and data recovery
Processor over-clocking
Low jitter clock generation
Server, storage, datacenter
Test and measurement
Broadcasting
Block Diagram
Package Pinout
(10-Lead QFN, 5.0 x 3.2 mm)
SD
SC
A/
M
LK ISO
10
9
OE / NC
OE / NC
GND
1
8
VDD
OUT-
OUT+
2
7
3
4
5
6
A1 A0
/N /N
C/ C/
M SS
O
SI
Figure 1. SiT3521 Block Diagram
Figure 2. Pin Assignments (Top view)
(Refer to
Table 14
for Pin Descriptions)
Rev 1.01
30 April 2021
www.sitime.com
【转载】 Android系统启动过程
Android系统启动过程首先Android框架架构图:(来自网上,我觉得这张图看起来很清晰)  http://pic002.cnblogs.com/images/2010/50949/2010123010192073.jpgLinux内核启动之后就到Android Ini ......
Wince.Android 嵌入式系统
物联网智能停车解决方案
物联网技术的进步为智能停车解决方案开发商提供了探索新机遇的方向。无处不在的计算创新加上云平台的发展,为智能停车解决方案公司开辟了新的途径。数据驱动运营的日益普及及其带来的好处正在 ......
朗锐智科 无线连接
FPGA TCP/UDP千兆以太网高速传输, 开源UDP版工程
本帖最后由 chat1 于 2016-3-10 14:37 编辑 介绍一下我的FPGA TCP传输方案。 我的方案虽然是支持1000M以太网的,但是由于只是实现了部分TCP协议(包括Listen功能, 重传功能,窗口管理等) ......
chat1 FPGA/CPLD
低功耗多节串联镍氢电池过放电保护电路
低功耗多节串联镍氢电池过放电保护电路(原创) 作者:AZHU 有个网友今天在网上寻求一个5S串联的镍氢电池过放电保护电路,正好有空,就随便想了一个,认为理论上是可行的,贴在这里,和大家共享 ......
程序天使 电源技术
【大放送】EE_FPGA开发板PCB空板!!!(感谢参与,已赠送完毕)
感谢大家的热情参与,截止今天,本次PCB空板已派送完毕! EE_FPGA免费为大家赠送EE_FPGA开发板PCB空板,希望大家在过节之余,更能享受自己的技术乐趣。活动时间:即日起开始,直到10块板子发 ......
chenzhufly FPGA/CPLD
打印异常信息问题
Data Abort: Thread=8ec8c000 Proc=8cca7b50 'gwes.exe' AKY=00008009 PC=03e47db8(ddi.dll+0x00007db8) RA=03e5078c(ddi.dll+0x0001078c) BVA=08000043 FSR=00000001 CE5.0上跑一个较大的 ......
azhe 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1089  701  642  2855  1316  22  15  13  58  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved