电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V59C1512164QFLJ3

产品描述DDR DRAM,
产品类别存储    存储   
文件大小2MB,共73页
制造商ProMOS Technologies Inc
下载文档 详细参数 全文预览

V59C1512164QFLJ3概述

DDR DRAM,

V59C1512164QFLJ3规格参数

参数名称属性值
Objectid8309607341
包装说明TFBGA,
Reach Compliance Codecompliant
Country Of OriginMainland China
ECCN代码EAR99
YTEOL4.72
访问模式FOUR BANK PAGE BURST
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PBGA-B84
长度12.5 mm
内存密度536870912 bit
内存集成电路类型DDR2 DRAM
内存宽度16
功能数量1
端口数量1
端子数量84
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度95 °C
最低工作温度
组织32MX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级OTHER
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm

文档预览

下载PDF文档
V59C1512(804/164)QF
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
37
DDR2-533
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
-
-
-
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
-
-
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
-
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
-
400 MHz
PRELIMINARY
19A
DDR2-1066
5ns
3.75ns
2.5ns
2.5ns
1.87ns
533 MHz
Features
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Description
The V59C1512(804/164)QF is a four bank DDR DRAM
organized as 4 banks x 16Mbit x 8 (804) or 4 banks x 8Mbit
x 16 (164). The V59C1512(804/164)QF achieves high
speed data transfer rates by employing a chip architec-
ture that prefetches multiple bits and then synchronizes
the output data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2) write latency = read latency -1, (3) On Die Ter-
mination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19A(DDR2-1066)@CL 7-7-7
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5, 6 and 7
Programmable Additive Latency:0, 1, 2, 3, 4, 5 and 6
Write Latency = Read Latency -1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us at lower than Tcase 85
o
C,
3.9 us at 85
o
C < Tcase
95
o
C
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
Available in 60-ball FBGA for x8 component or 84 ball
FBGA for x16 component
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Device Usage Chart
Operating
Temperature
Range
0°C
Tc
95°C
-40°C
Tc
95°C
-40°C
Tc
105°C
V59C1512(804/164)QF Rev. 1.1 July 2017
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-37
Power
-19A
-3
-25A
-25
Std.
L
Temperature
Mark
Blank
I
H
1
8255的VHDL描述----请高手指点!
我对此程序有所怀疑,不知道是否能实现其功能,请高手指点,其仿真波形又是什么样的呢?编译后有一警告,不知道是什么意思?谢谢指教!LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;USE IEEE.STD_LOGIC_A ......
xuqian214 嵌入式系统
(转)存储系统中的纠删码(Erasure Codes)—有限域(三)
原文地址 有限域是纠删码中运算的基础域,所有的编解码和重建运算都是基于某个有限域的。在讲讲为什么纠删码不能基于一般常见的域(自然数域,实数域)之前,需要讲讲域的概念和有限域与其他 ......
白丁 FPGA/CPLD
深圳-南油-应届or一年-MSP430-招聘
有熟悉MSP430的同学想找工作的吗? 我们公司要招聘电子工程师,熟悉MSP430及51单片机应用,工作内容就是开发及测试。 我们公司是做创新支付产品的,未来相当有前景, ......
derick 求职招聘
怎样在fpga内部产生数据源
怎么用verilog 代码表述:fpga内产生一个连续发送的数据包,大小为7190,包头为32比特,包体内的数据为连续递增数据流,以32比特为单位,第一个数据为32'h00000000,第二个为32'h00000001,,数 ......
eeleader FPGA/CPLD
展讯、联发科、高通处理器参数对比一览表
给大家分享下展讯、联发科、高通处理器参数对比一览表 183269 183270 183271 183272 183273 183274 eeworldpostqq...
Aguilera 消费电子
发一个器件的书
比较基础的器件知识,共享一下。...
shushan 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2807  1887  2081  2660  2599  57  38  42  54  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved