电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V54C3512804VKUI6

产品描述DRAM,
产品类别存储    存储   
文件大小834KB,共52页
制造商ProMOS Technologies Inc
标准
下载文档 详细参数 全文预览

V54C3512804VKUI6概述

DRAM,

V54C3512804VKUI6规格参数

参数名称属性值
是否Rohs认证符合
Objectid145146624437
包装说明,
Reach Compliance Codeunknown
Country Of OriginTaiwan
ECCN代码EAR99
YTEOL4
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度1,2,4,8
JESD-30 代码R-PDSO-G54
长度22.38 mm
内存密度536870912 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度8
功能数量1
端口数量1
端子数量54
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64MX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSOP54,.46,32
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度1,2,4,8,FP
最大待机电流0.004 A
最大压摆率0.16 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
宽度10.16 mm

文档预览

下载PDF文档
V54C3512804VK
512Mbit SDRAM, 3.3 VOLT
64M X 8
6
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency = 2
166 MHz
6 ns
5.4 ns
5.4 ns
7
143 MHz
7 ns
5.4 ns
6 ns
75
133 MHz
7.5 ns
5.4 ns
6 ns
Features
-
-
-
-
-
-
-
-
-
Description
The V54C3512804VK is a four bank Synchro-
nous DRAM organized as 4 banks x 16Mbit x 8. The
V54C3512804VK achieves high speed data trans-
fer rates up to 143 MHz by employing a chip archi-
tecture that prefetches multiple bits and then
synchronizes the output data to a system clock.
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at higher rate than is possible with standard
DRAMs. A sequential and gapless data rate of up to
143 MHz is possible depending on burst length,
CAS latency and speed grade of the device.
-
-
-
-
-
-
-
-
-
-
4 banks x 16Mbit x 8 organization
High speed data transfer rates up to 143 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8 and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 54 Pin TSOP II(V54C3512804VKI)
Available in 54 Ball FBGA (V54C3512804VKK)
LVTTL Interface
Single +3.3 V ±0.3 V Power Supply
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Out-
line
54 Pin TSOP II
54 Ball FBGA
6
Access Time (ns)
7
75
Power
Std.
Temperature
Mark
Blank
I
V54C3512804VK Rev. 1.2 January 2020
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 295  1937  952  19  1749  6  40  20  1  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved