电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72231L15JG

产品描述FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
产品类别存储    存储   
文件大小286KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72231L15JG概述

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32

72231L15JG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFJ
包装说明LCC-32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码R-PLCC-J32
JESD-609代码e3
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装形状RECTANGULAR
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
最大待机电流0.005 A
最大压摆率0.035 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子位置QUAD
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when
the write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS technology.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2013
AUGUST 2013
DSC-2655/6
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
wince6.0 R3 2012年全年更新包初步测试结果
Windows Embedded CE 6.0 R3 Product Update Rollup, December 31, 2012 How to install this updateAll updates for Windows Embedded CE 6.0 R3 require the following: 1) Platform Build ......
Wince.Android 嵌入式系统
工业以太网交换机嵌入式核心模块801M技术解析
产品简介 801M是专为工业应用而开发的高性能、低成本嵌入式网管型工业以太网交换机核心技术模块。该模块具有100M以太网环网结构,支持全局网管。它能够将多个站点的以太网信号复合到环形光纤链 ......
xioajinglchy 无线连接
3D Analysis of Helical Slow-wave Structures for space TWTs:C
The major RF performances of Traveling Wave Tubes (TWTs) are determined by the Slow-wave Structure (SWS), which is customarily characterized by the coldparameters: phase velocity ( ......
JasonYoo PCB设计
晒WEBENCH设计的过程+ DC转换器12V1A方案
一,首先选择的项目:DC9V~18V INPUT ,电源转换OUTPUT 12V 1A电路,采用TI 的LM3487的芯片。 2.设计过程 进入webench设计界面http://www.ti.com.cn/lsds/ti_zh/analog/webench/overview.page ......
awg36 模拟与混合信号
液晶中的backlight 14-leds是说背光的led数吗
如AT070TN92 液晶资料标有:“backlight 14-leds的字样”,其中的液晶是指led数量吗?这些液晶是如何连接的,有些标:3串6 或其它的指标。这些都是什么意思? 另外液晶RGB是不是 ......
bigbat 单片机
单片机学习深入必要的几个步骤
成为一名嵌入式工程师,简单的单片机基础学习与应用是不可缺少的。学习单片机就是学习单片机的硬件结构,内部资源与外设的应用。在C语言中(极少量的汇编)掌握各种功能的初始化,启动与停止,实 ......
扫IC网`Allen stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2079  1656  848  611  933  29  11  34  14  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved