电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001KG-0156CDI8

产品描述IC osc clock QD freq 10clcc
产品类别半导体    模拟混合信号IC   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8N4Q001KG-0156CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001KG-0156CDI8 - - 点击查看 点击购买

8N4Q001KG-0156CDI8概述

IC osc clock QD freq 10clcc

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
串口程序发送接收16进制问题
自己在CE下面写了个串口通讯程序,发送字符已经没有问题了,现在想添加支持16进制发送,在网上查了下,改了代码,可是接收的还是不正确,请教高手~~ 接收16进制的时候,PC端用串口调试助手,发 ......
zhanggz02111 嵌入式系统
【仪器实操】如何进行纹波测试?一分钟教会你
【仪器实操】如何进行纹波测试? ...
aigtekatdz 测试/测量
创意/跳蚤板块~~我的最爱
因为板块帖子少,人气不太高,所以一直没去创意/跳蚤板块逛。前几天才发现,其实这个板块是最有潜力和活力的。 每个帖子~~~~看到后我就有一种想捣鼓捣鼓的冲动 呵呵 不知道大家啥感觉?:P...
simonprince 聊聊、笑笑、闹闹
关于DRV8833驱动振动电机的问题
大家好,最近在做一个振动电机实验,选用的是扁平电机(手机振动电机)和空心杯电机,驱动芯片选用的是TI的有刷直流电机驱动器DRV8833,按照官方的电路搭了一个电路,外接电压5V,逻辑控制3.3V, ......
wanseu 模拟与混合信号
跑步太痛苦了!!
跑不到1公里,气喘吁吁,肺快要炸了。 根本坚持不下来!! 求同道者相互鼓励!! ...
hightemplar 聊聊、笑笑、闹闹
感谢有你+生命中那个遇见
感谢的人太多,不能一 一列举,父母,恩师,同事,朋友....... 感谢父母赐予了我的生命,用这个肉身行走在这世间,健康才是福份; 感谢恩师的孜孜教诲,让我学会了立身处命的本事,可以靠 ......
liweicheng1985 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2739  661  1238  1543  105  39  54  12  15  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved