电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001KG-0037CDI8

产品描述IC osc clock QD freq 10clcc
产品类别半导体    模拟混合信号IC   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8N4Q001KG-0037CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001KG-0037CDI8 - - 点击查看 点击购买

8N4Q001KG-0037CDI8概述

IC osc clock QD freq 10clcc

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
【CN0175】具有84 dB SNR和通道间匹配性能的低成本、8通道、同步采样数据采集系统
电路功能与优势 对于要求宽动态范围的低成本、高通道数应用,片内集成 14位SAR ADC的 8 通道集成数据采集系统(DAS)AD7607可以用来有效实现超过 80 dB的动态范围。 86978...
EEWORLD社区 ADI 工业技术
求助!!波形延时复制出现问题。
麻烦大家问个棘手的问题,代码是根据CP输入信号分频,输出PCI1_CLK和PCI2_CLK,已经分频的间隔时间。PCI2_CLK是PCI1_CLK的延时复制。 为什么PCI2_CLK仿真出来和示波器打出来波形都不对。麻烦哪 ......
yekeyaopei FPGA/CPLD
555电路(Protel仿真)视频教程
http://player.youku.com/player.php/sid/XMjA3ODM0ODAw/v.swf 与大家分享一下...
lilong8470 模拟电子
综合出错的问题
我在做一设计时遇到如下问题:前仿真没有问题,但是综合时出现如下错误: cannot mix blocking and non blocking assignment on signal .点击错误指向如下代码, input clk,rst,d_in; outp ......
zhgshi FPGA/CPLD
有没有人做过2812控制液晶实时显示波形的程序阿?
问题如标题所示,我现在用的是sed1335,应该怎样编写程序呢,我使用2812的gpiob0-b7作为液晶的数据口,用gpiod口的四个口模拟液晶的读写时序,请高人指点一下,十分感谢。...
我是特种兵 微控制器 MCU
面对不断升级的内核,如何学习linux设备驱动
作者:刘洪涛,华清远见嵌入式学院金牌讲师。面对不断升级的linux内核、GNU开发工具、linux环境下的各种图形库,很多linux应用程序开发人员和linux设备驱动开发人员即兴奋,又烦躁。兴奋的是新 ......
zhouning201 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2310  158  1123  1143  887  29  33  17  26  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved