电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001FG-105LCDI

产品描述IC osc clock QD freq 10clcc
产品类别半导体    模拟混合信号IC   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8N4Q001FG-105LCDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001FG-105LCDI - - 点击查看 点击购买

8N4Q001FG-105LCDI概述

IC osc clock QD freq 10clcc

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
可控硅反向耐压值
本帖最后由 benny512 于 2017-3-23 00:48 编辑 最近收到几颗可控硅ACR25U08LG,然后去朋友借台XJ4928玩测下耐压,有2个问题请这方面大神帮我确认下的:1. 从规格上看:VDRM(断态重复峰值电 ......
benny512 模拟电子
【TI视频】电源设计小贴士 1:为您的电源选择正确的工作频率
为您的电源选择最佳的工作频率是一个复杂的权衡过程,其中包括尺寸、效率以及成本。通常来说,低频率设计往往是最为高效的,但是其尺寸最大且成本也最高。虽然调高频率可以缩小尺寸并降低成本, ......
德州仪器_视频 模拟与混合信号
Agilent Accelerated Education Curriculum
Ideal for:? Newly hired engineers? Experienced engineers changing jobor needing a refresher...
JasonYoo 无线连接
求X-CUBE-MEMS1固件包
ST官网的X-CUBE-MEMS1固件下载网页链接失效了,请之前有下载过X-CUBE-MEMS1 6.2版本的网友帮忙传一份哦,我等了好几天了,官网还没有恢复链接,万分感谢! ...
lb8820265 MEMS传感器
CPLD器件在时间统一系统中的应用
CPLD器件在时间统一系统中的应用 随着电子技术的发展,对遥测信号的帧结构的可编程度、集成度的要求越来越高,用于时间统一系统的B码源的设计也趋于高度集成化。为了适应现代靶场试验任务的要 ......
aimyself FPGA/CPLD
红、黄、绿灯的控制系统设计
控制一组红绿黄灯,通过反复检测开关S1、S2,要求由S1、S2 的“闭合”和“断开”控制红、 绿、黄3灯的点亮。 当S1断,S2断时,黄灯亮; 当S1断,S2合时,绿灯亮; 当S1合,S2断时,红灯闪亮 ......
spurray 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1153  2148  938  1351  2533  40  18  25  51  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved