电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001EG-1153CDI

产品描述IC osc clock QD freq 10clcc
产品类别半导体    模拟混合信号IC   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8N4Q001EG-1153CDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001EG-1153CDI - - 点击查看 点击购买

8N4Q001EG-1153CDI概述

IC osc clock QD freq 10clcc

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
自称拥有SDR关键专利,美初创公司在亚洲收钱
软件定义无线电(SDR)技术提供商TechnoConcepts公司最近申请了20项专利,声称将保护其“线性交换放大器。”据该公司称,线性交换放大器(linearcommutingamplifier)是一种实现换向器(将信号转换为 ......
rain 单片机
mega48单片机用双积分测量电阻
诸位好: 我是刚学习的菜鸟,有一个问题,用mega48单片机,用双积分方法测量电阻(0.1欧搭配999.9欧) 设置6个数码管,两个按键。 先按一个按键,记录当前阻值R1,存如单片机, ......
longlianxi 嵌入式系统
论坛里有没有人懂图像或视频处理,或Opencv啊
由于个人爱好以及工作需要,正在学Opencv,来做图像及视频处理,想问问论坛里有没有人懂这方面的。刚开始,感觉无从下手啊。 之前都是做单片机上的编程,现在用的是VS 和opencv, ......
一个小白 聊聊、笑笑、闹闹
wince如何加载mp3的filter?
要在wince下用DirectShow实现mp3的播放?但是没有mp3的filter,于是从xp里找了一个filter,请问该如何加载,能否给个实例?谢谢了...
cs_0104 嵌入式系统
开关电源基本原理与设计
开关电源基本原理与设计...
songbo 电源技术
dsp+fpga的学习板推荐
我想买个dsp+fpga的开发板,也不知道有啥比较合适的,我之前做过一段时间的fpga,还算有点基础,现在想学习下dsp,请问各位大神有啥推荐的吗...
3008202060 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2319  2013  1751  77  2328  47  42  23  6  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved