电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590UA-DDG

产品描述osc prog 2.5V cml low 50ppm
产品类别无源元件   
文件大小115KB,共12页
制造商Silicon
标准  
下载文档 全文预览

590UA-DDG概述

osc prog 2.5V cml low 50ppm

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 7.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.0 8/11
Copyright © 2011 by Silicon Laboratories
Si590/591
请问:74AHC573能否同时驱动8路光藕???
以下是我图纸的链接地址,大家请进来看看啦: http://b34.photo.store.qq.com/http_imgload.cgi?/rurl4_b=a81863bcd34ade06ac0a227b70647e40ab49ed55e2f0d762ee01c537351e59c529ff2b921a0f4f ......
tsnana 嵌入式系统
wince下怎么收发以太网帧
wince下怎么收发以太网帧...
nongjie66 嵌入式系统
Windows CE中实现PDA与GPS OEM板的通信.pdf
Windows CE中实现PDA与GPS OEM板的通信.pdf46981...
yuandayuan6999 单片机
来看帅哥了,我儿子今天拍的照片
今天去照相馆给我儿子照相了,谁知道小家伙一点都不配合,老是哭闹,最后实在没办法,只好草草照了几张了事。 这里贴贴几张大家看看哦。 更多的照片请到我的相册里去看吧,https://home.eewor ......
tiankai001 聊聊、笑笑、闹闹
wince上开发asp.net程序
请问可不可以在WINCE上开发ASP.net程序,请大家介绍一下技术,如果有的话。谢谢。...
HJ1219 嵌入式系统
App_Thread是如何运行的?
下面是BLE Wireless UART例子程序ApplMain.c中main_task最后调用的函数。其中处理了两类事件:gAppEvtMsgFromHostStack_c(the host to app message)和 gAppEvtAppCallback_c( the callback m ......
bjemt NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1090  446  39  1966  2905  18  35  53  52  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved