电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590SC-CDG

产品描述osc prog 2.5V lvds low 20ppm
产品类别无源元件   
文件大小115KB,共12页
制造商Silicon
标准  
下载文档 全文预览

590SC-CDG概述

osc prog 2.5V lvds low 20ppm

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 7.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.0 8/11
Copyright © 2011 by Silicon Laboratories
Si590/591
ds18b20的诡异问题
可以读出ROM中固化的序列号,但是读取温度就是0x07ff。能读出ROM中的内容应该说明读写时序没问题,但是又读不出正确的温度。难道说是温度转化功能失效了? 注:连接为外部供电,4.7k上拉。单一 ......
milk1038 嵌入式系统
带你了解无刷直流电机
在过去一个世纪,电动工具得到了显著发展。如今,已实现无线化、轻量化和电池供电,为我们的生活带来了诸多便利。那么,推动电动工具发展的因素有哪些?除了电动工具发烧友,电动工具的发展(特 ......
石榴姐 无线连接
2440+CE5,ap中增加TIMER2定时中断,为何无法进入中断?? (冰天雪地跪求)
主程序: : PLC2->DT=Init_TIMER2_Interrupt(); : } static UINT32 g_TIMER2Irq = IRQ_TIMER2; static UINT32 g_TIMER2SysIntr = SYSINTR_UNDEFINED; static ......
yaodi_1985_84 嵌入式系统
EETalk:在PCB设计过程中你曾遇到过哪些坑?
hello~大家好~咱们一起来聊天呀~ 话说最近管管看到坛子里好几个网友在询问PCB设计方面的问题,有的是在软件使用中遇到了操作问题,也有人说因为不熟悉一些流程和PCB制作工艺上的细节导致板子在 ......
okhxyyo PCB设计
F769移植CoreMark串口无输出
设置都对,增加Coremark源码前串口可以输出,单步测试程序也都跑了,不知道问题出在哪里,希望谁有时间帮忙看一下! 272422 ...
hanyeguxingwo stm32/stm8
老问题-下载失败
下载程序失败,有以下一系列提示: FATAL ERROR Failed to write memory at 0xFFFE Session absorted! There were warnings during downlowd ,see log window A fatal error has occurred. ......
chenyugang222 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 858  1609  1383  413  428  39  7  51  8  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved