电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591BA-CDG

产品描述osc prog 3.3V lvds high 50ppm
产品类别无源元件   
文件大小115KB,共12页
制造商Silicon
标准  
下载文档 全文预览

591BA-CDG概述

osc prog 3.3V lvds high 50ppm

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 7.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.0 8/11
Copyright © 2011 by Silicon Laboratories
Si590/591
英特尔和AMD转型路径迥异
本帖最后由 jameswangsynnex 于 2015-3-3 19:54 编辑 多少年恩恩怨怨,英特尔和AMD始终占据PC芯片的双寡头格局,但面临移动互联网冲击,老哥俩的日子并不好过。过去两三年,曾经打得难解难分的 ......
azhiking 消费电子
康耐视网络自动化软件用于In-Sight晶圆读取器
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 ...
Felix 消费电子
【平头哥RVB2601创意应用开发】+AHT10温湿度传感器
一、概述 AHT10 是一款高精度,完全校准,贴片封装的温湿度传感器。AHT10 通信方式采用标准 IIC 通信方式,支持较宽的工作电源电压范围,温湿度传感器均在高精度的恒温恒湿腔室中进行出厂校 ......
superw 玄铁RISC-V活动专区
LM3S811不能仿真,但可以下载
使用光盘自带的例程,keil版本为4.21,设置按照USERGUIDE说明设置,除了在Stellaris ICDI和USERGUIDE说明不同,在debug时会出现如图1所示提示DEBUG设置里默认如图2所示...
aukle 微控制器 MCU
ADI方案
...
十字星1986 ADI 工业技术
万年历 红外或PS2键盘控制
万年历 红外或PS2键盘控制...
tonytong DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 838  255  369  336  49  18  39  16  33  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved