电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591WB-BDG

产品描述osc prog 1.8V cml low 25ppm
产品类别无源元件   
文件大小115KB,共12页
制造商Silicon
标准  
下载文档 全文预览

591WB-BDG概述

osc prog 1.8V cml low 25ppm

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 7.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.0 8/11
Copyright © 2011 by Silicon Laboratories
Si590/591
EVC懂得多的高手看下吧~~
) /////调用出错 ??!!??!!??!!??!!??!!??!!??!!??!!??!!??!!??!!??!!? { float s_sum=0; int i; for(i=0;i...
qqai 嵌入式系统
单片机内Flash的读写问题
我现在要实现对P89LPC901单片机的读写,采用的是IAP-Lite.程序出现了一些问题,麻烦大家看一下! /****************************************************************** * 文件名:TEST.C * ......
tom_peng 嵌入式系统
真实的TD测试结果!
TD测试实际已经逐渐使业界对于近期发放牌照失去信心。从测试情况看,TD-SCDMA所暴露出的一些问题,如芯片设计严重缺陷、测试方案缺乏、负荷加载基本通话率不高、数据和特色业务功能缺陷、网络测 ......
bob 无线连接
MSP430与ATK-NEO-6M GPS模块
本帖最后由 Aguilera 于 2019-11-4 22:03 编辑 接下来先看看我的硬件环境。 硬件环境:MPS430开发板,FYD12864LCD显示屏,USB转串口线,ATK-NEO-6M GPS模块 软件环境:IAR集成开发环境 ......
Aguilera 微控制器 MCU
第三周获得Sitara™ AM335x ARM® Cortex™-A8 得主公布!
活动详情:https://www.eeworld.com.cn/training/DSPSitaraevent/ 根据活动规则,勤分享,认真学习的网友将获得价值199美金的Sitara™ AM335x ARM® Cortex™-A8 入门套件。 ......
EEWORLD社区 DSP 与 ARM 处理器
DS-5旗舰版隆重推出,支持最新Cortex-A50系列内核
近日,米尔提供了一份重要信息,ARM已经于4月初推出可支持ARMv8架构的开发工具:DS-5旗舰版(Ultimate Edition)。这是ARM公司继推出基于ARMv8架构Cortex-A50系列内核之后的又一标志性举措,意 ......
wstt ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1824  2238  1527  2099  2921  14  42  59  27  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved