电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

V59C1512164QFLJ19AI

产品描述DDR DRAM,
产品类别存储    存储   
文件大小2MB,共73页
制造商ProMOS Technologies Inc
下载文档 详细参数 全文预览

V59C1512164QFLJ19AI概述

DDR DRAM,

V59C1512164QFLJ19AI规格参数

参数名称属性值
Objectid8309607328
包装说明TFBGA,
Reach Compliance Codecompliant
Country Of OriginMainland China
ECCN代码EAR99
YTEOL4.72
访问模式FOUR BANK PAGE BURST
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PBGA-B84
长度12.5 mm
内存密度536870912 bit
内存集成电路类型DDR2 DRAM
内存宽度16
功能数量1
端口数量1
端子数量84
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度95 °C
最低工作温度-40 °C
组织32MX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm

文档预览

下载PDF文档
V59C1512(804/164)QF
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
37
DDR2-533
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
-
-
-
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
-
-
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
-
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
-
400 MHz
PRELIMINARY
19A
DDR2-1066
5ns
3.75ns
2.5ns
2.5ns
1.87ns
533 MHz
Features
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Description
The V59C1512(804/164)QF is a four bank DDR DRAM
organized as 4 banks x 16Mbit x 8 (804) or 4 banks x 8Mbit
x 16 (164). The V59C1512(804/164)QF achieves high
speed data transfer rates by employing a chip architec-
ture that prefetches multiple bits and then synchronizes
the output data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2) write latency = read latency -1, (3) On Die Ter-
mination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19A(DDR2-1066)@CL 7-7-7
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5, 6 and 7
Programmable Additive Latency:0, 1, 2, 3, 4, 5 and 6
Write Latency = Read Latency -1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us at lower than Tcase 85
o
C,
3.9 us at 85
o
C < Tcase
95
o
C
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
Available in 60-ball FBGA for x8 component or 84 ball
FBGA for x16 component
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Device Usage Chart
Operating
Temperature
Range
0°C
Tc
95°C
-40°C
Tc
95°C
-40°C
Tc
105°C
V59C1512(804/164)QF Rev. 1.1 July 2017
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-37
Power
-19A
-3
-25A
-25
Std.
L
Temperature
Mark
Blank
I
H
1

推荐资源

sja1000,ep9307,can通信驱动,连续接收4帧后,第5帧,经常丢失
os:wince5.0 cpu:ep9307 200MHz CAN:sja1000 ------------------------- 我现在用的是一块工控板,直接用的别人给的nk.bin,有can的驱动源码 我在wince里做应用,发现别人连续发送5帧 ......
less_than 嵌入式系统
HELP 急急急
原来用的msp430f1232 换成msp430f2232后仿真器找不到单片机 电路和原来是一样的 难道是我的仿真器不支持2系列?我的仿真器版本是MSP-FETP430F1.3...
helloween 微控制器 MCU
基于LabVIEW的虚拟信号处理系统
基于LabVIEW的虚拟信号处理系统...
安_然 测试/测量
中科院软件所许克峰研究员团队招聘
因工作需要拟招聘科研人员若干名,待遇从优,应届生应具有研究生及以上学历,有工作经验的具有本科及以上学历。 1. FPGA算法工程师 岗位职责基于FPGA的数值算法实现;实时数据处理系统开发与调 ......
ninglu 求职招聘
怎么检测10000V的高电压
我就不明白怎么检测10000V的高电压呢?望高手指教...
大象 测试/测量
【开源第一弹】小车机器人传感器设计
简单开源小车机器人系统设计(本设计在开源机器人开发路线图中第一步,几乎没有技术难点。仅为协调小组成员分工方式,相互协同工作能力,验证组织架构形式可行度;以及初步实现小组成员间的交流 ......
kevinrobot 机器人开发

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 587  2785  1021  2860  1757  12  57  21  58  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved