电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RTAX1000S-LG624PROTO

产品描述Field Programmable Gate Array,
产品类别可编程逻辑器件    可编程逻辑   
文件大小18MB,共276页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

RTAX1000S-LG624PROTO概述

Field Programmable Gate Array,

RTAX1000S-LG624PROTO规格参数

参数名称属性值
Objectid1246611390
包装说明,
Reach Compliance Codecompliant
ECCN代码9A515.E
其他特性125000 ASIC GATES ALSO AVAILABLE
CLB-Max的组合延迟1.1 ns
JESD-30 代码S-XBGA-N624
长度32.5 mm
可配置逻辑块数量12096
等效关口数量1000000
输入次数418
逻辑单元数量18144
输出次数418
端子数量624
最高工作温度125 °C
最低工作温度-55 °C
组织12096 CLBS, 1000000 GATES
封装主体材料UNSPECIFIED
封装代码LGA
封装等效代码LGA624,25X25,50
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
座面最大高度3.05 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
端子形式NO LEAD
端子节距1.27 mm
端子位置BOTTOM
总剂量300k Rad(Si) V
宽度32.5 mm

文档预览

下载PDF文档
Revision 17
RTAX-S/SL and RTAX-DSP Radiation-Tolerant FPGAs
Radiation Performance
• SEU-Hardened Registers Eliminate the Need for Triple-Module
Redundancy (TMR)
– Immune to Single-Event Upsets (SEU) to LET
TH
> 37 MeV-
cm
2
/mg
– SEU Rate < 10
-10
Errors/Bit-Day (worst case GEO)
• SRAM Upset Rate of <10
-10
Errors/Bit-Day with Use of Error
Detection and Correction (EDAC) IP (included) with Integrated
SRAM Scrubber
– Single-Bit Correction, Double-Bit Detection
– Variable-Rate Background Refreshing
• Total Ionizing Dose Up to 300 krad (Si, Functional)
• Single-Event Latch-Up Immunity (SEL) to LET
TH
> 117 MeV-
cm
2
/mg
• TM1019 Test Data Available
• B-Flow – MIL-STD-883B
• E-Flow – Extended Flow
• V-Flow – QML Class V per MIL-PRF-38535
®
Specifications
• Up to 4 Million Equivalent System Gates or 500 k Equivalent
ASIC Gates
• Up to 20,160 SEU-Hardened Flip-Flops
• Up to 840 I/Os
with
SEU-Protected Input, Output, and Enable
Registers
• Up to 540 kbits Embedded SRAM
• Manufactured on 0.15 µm CMOS Antifuse Process Technology,
7 Layers of Metal
• Electrostatic Discharge (ESD) is 2,000 V (HBM MIL-STD-883,
TM3015)
Embedded Multiply/Accumulate Blocks
(RTAX-DSP Only)
Processing Flows
Prototyping Options
Features
Up to 120 Multiply/Accumulate Blocks
Fully SEU- and SET-Hardened
125 MHz Performance throughout Military Temperature Range
Flexible, Cascadable Accumulate Function
RTAX-SL Low Power Option
Leading-Edge Performance
High-Performance Embedded FIFOs
350+ MHz System Performance
500+ MHz Internal Performance
700 Mb/s LVDS Capable I/Os
• Commercial Axcelerator Devices for Functional Verification
(RTAX™-S/SL only)
• RTAX-S/SL PROTO and RTAX-DSP PROTO Devices with
Same Functional and Timing Characteristics as Flight Unit in a
Non-Hermetic Package
• Low-Priced Reprogrammable ProASIC
®
3 Option for Functional
Verification (RTAX-S/SL only)
• Offers Up To 80% Saving of Static Current Compared to
Standard RTAX-S Device at Worst-Case Conditions
• Single-Chip, Nonvolatile Solution
• 1.5 V Core Voltage for Low Power
• Flexible, Multi-Standard I/Os:
– 1.5 V, 1.8 V, 2.5 V, 3.3 V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3 V PCI
– JTAG Boundary Scan Testing (as per IEEE 1149.1)
– Differential I/O Standards: LVPECL and LVDS
– Voltage-Referenced I/O Standards: GTL+, HSTL Class 1,
SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Hot-Swap with Cold-Sparing Support (Except PCI)
• Embedded Memory with Variable Aspect Ratio:
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
– ROM Emulation Capability
• Deterministic, User-Controllable Timing
• Unique In-System Diagnostic and Debug Capability
Table 1 • RTAX Family Product Profile
Device
Capacity
Equivalent System Gates
ASIC Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Embedded RAM/FIFO (w/o EDAC)
Core RAM Blocks
Core RAM Bits (K = 1,024)
Embedded Multiply/Accumulate
Blocks
Clocks (segmentable)
Hardwired
Routed
I/Os
I/O Banks
User I/Os (maximum)
I/O Registers
Package
CG/LG*
CQ
Note:
RTAX250S/SL RTAX1000S/SL RTAX2000S/SL RTAX4000S/SL RTAX2000D/DL RTAX4000D/DL
250,000
30,000
1,408
2,816
12
54 k
1,000,000
125,000
6,048
12,096
36
162 k
2,000,000
250,000
10,752
21,504
64
288 k
4,000,000
500,000
20,160
40,320
120
540 k
2,000,000
250,000
9,856
19,712
64
288 k
64
4,000,000
500,000
18,480
36,960
120
540 k
120
4
4
8
198
744
624
208, 352
4
4
8
418
1,548
624
352
4
4
8
684
2,052
624, 1152
256, 352
4
4
8
840
2,520
1272
352
4
4
8
684
2,052
1272
352
4
4
8
840
2,520
1272
352
*The body size of the CG1272 and LG1272 packages used on the RTAX-DSP devices is slightly larger than the body size of the
CG/LG1272 used on RTAX4000S/SL devices.
February 2015
© 2015 Microsemi Corporation
i

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2505  1260  869  2713  1023  51  26  18  55  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved