电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B08756-GMR

产品描述Processor Specific Clock Generator, 200MHz, CMOS, QFN-24
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共47页
制造商Skyworks(思佳讯)
官网地址http://www.skyworksinc.com
标准
下载文档 详细参数 全文预览

SI5335D-B08756-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B08756-GMR - - 点击查看 点击购买

SI5335D-B08756-GMR概述

Processor Specific Clock Generator, 200MHz, CMOS, QFN-24

SI5335D-B08756-GMR规格参数

参数名称属性值
是否Rohs认证符合
Objectid4037672578
包装说明QFN-24
Reach Compliance Codeunknown
YTEOL7.83
其他特性ALSO OPERATES AT 2.5V AND 3.3V NOMINAL SUPPLY
JESD-30 代码S-XQCC-N24
JESD-609代码e4
长度4 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率200 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率200 MHz
座面最大高度0.9 mm
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层GOLD
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
TMS320C54x DSP的视频图像采集接口设计
介绍一种基于DSP的黑白电视信号采集电路。电路由通信视频A/D转换器构成,DSP启动A/D转换并读取A/D转换结果。电路结构简洁、成本低、容易实现,能满足黑白电视信号采集的需要。关键词:视频图 ......
Aguilera 微控制器 MCU
想团一个DK-LM3S9B96!
...
wuyanyanke 微控制器 MCU
功率变换技术发展史呼唤绿色回归
功率变换技术是按用户需求改变电能应用方式(改变电能的波形、频率等)的技术;可以有AC/DC、DC/DC、DC/AC、AC/AC及其相互组合的多种变换。40年代前后,由电磁元件组合形成的各种功率变换过 ......
zbz0529 电源技术
TI工具Webench进行LDC1000的PCB线圈设计
TI工具Webench进行LDC1000的PCB线圈设计 214669 214670 ...
qwqwqw2088 模拟与混合信号
ARM初学者求方法
我之前主要从事MSP430单片机的开发,51和AVR也玩过,但对ARM一点都不懂,现在想开始自学ARM,并且手上有一套TI公司的LM3S3748开发板,在此想请教一下玩ARM的高手指教一下入门的方法,推荐一本 ......
FutureStar ARM技术
newbit 1.2的转接板
本帖最后由 dcexpert 于 2017-5-31 21:53 编辑 newbit v1.2带有了自己的转接板,可以将MCU的信号通过金手指引出来,通过杜邦线连接到面包板或其它模块上。 转接板分横向和竖向两种,功能 ......
dcexpert MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 201  2383  67  681  233  5  48  2  14  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved