电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GACHB44.736/13.500

产品描述PLL/Frequency Synthesis Circuit,
文件大小156KB,共7页
制造商Diodes Incorporated
下载文档 详细参数 全文预览

PT7V4050GACHB44.736/13.500概述

PLL/Frequency Synthesis Circuit,

PT7V4050GACHB44.736/13.500规格参数

参数名称属性值
Objectid4000508561
包装说明,
Reach Compliance Codecompliant
ECCN代码EAR99

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
所有电压轨都需要使用低静态电流吗?答案在这里!
几乎所有超低功耗系统的设计师都非常关心电池的使用寿命。健身追踪器的电池需要多长时间充电一次? 而对于一次性电池系统而言,技术人员需要隔多久维护一次智能电表或更换电池? 显然,设计的目 ......
qwqwqw2088 模拟与混合信号
Nand Flash读写操作的流程
哪位高手能把Nand Flash读写操作的流程 说下吗? 主要是页的操作问题: 。。。。。。 bl ReadNandStatus ;取状态结果(保存在R1) mov r8, #0 ;r8设初值0,意义为页号 ldr r9, =ResetEntr ......
anglesccs 嵌入式系统
想买一套电子DIY电子制作用工具
稍微上点档次的电子制作个人DIY工具,一般都需要哪些呢?...
xu__changhua DIY/开源硬件专区
勿忘国耻
!!!!!!!!!!!!!!!!!!!!!!!!!!! !!!!!!!!!!!!!!!!!!!!!!!! !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!! ......
dontium 聊聊、笑笑、闹闹
GPIO的复用
请教一个菜鸟问题,如果我需要使用GPIO的某个复用功能,出了开启复用外设的时钟,RCC_APB2Periph_AFIO时钟外,是否还需要开启该GPIO引脚的时钟呢? 比如说,我需要用到SPI1的话, RCC_AP ......
123liuxiao stm32/stm8
stm32f107开发板的选择
现在想学习stm32f107,想请大家推荐一款性价比较高的开发板。急用,先在这里谢谢大家了。...
jiayidan6 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1520  940  2313  2305  1967  31  19  47  40  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved