电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT48LC32M4A2BB-6ALAT:G

产品描述Synchronous DRAM, 32MX4, 5.4ns, CMOS, PBGA60, 8 X 16 MM, LEAD FREE, FBGA-60
文件大小4MB,共85页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT48LC32M4A2BB-6ALAT:G概述

Synchronous DRAM, 32MX4, 5.4ns, CMOS, PBGA60, 8 X 16 MM, LEAD FREE, FBGA-60

MT48LC32M4A2BB-6ALAT:G规格参数

参数名称属性值
Objectid1240593799
包装说明TFBGA,
Reach Compliance Codecompliant
ECCN代码EAR99
YTEOL4
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PBGA-B60
长度16 mm
内存密度134217728 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度4
功能数量1
端口数量1
端子数量60
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织32MX4
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm

文档预览

下载PDF文档
128Mb: x4, x8, x16 SDRAM
Features
SDR SDRAM
MT48LC32M4A2 – 8 Meg x 4 x 4 Banks
MT48LC16M8A2 – 4 Meg x 8 x 4 Banks
MT48LC8M16A2 – 2 Meg x 16 x 4 Banks
Features
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive
edge of system clock
• Internal, pipelined operation; column address can
be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths (BL): 1, 2, 4, 8, or full
page
• Auto precharge, includes concurrent auto precharge
and auto refresh modes
• Self refresh mode; standard and low power
– 64ms, 4096-cycle (commercial and industrial)
– 16ms, 4096-cycle refresh (automotive)
• LVTTL-compatible inputs and outputs
• Single 3.3V ±0.3V power supply
Options
54-pin TSOP II (400 mil)
54-pin TSOP II (400 mil) Pb-free
60-ball FBGA (8mm x 16mm)
60-ball FBGA (8mm x 16mm) Pb-free
54-ball VFBGA (x16 only) (8mm x
8mm)
– 54-ball VFBGA (x16 only) (8mm x
8mm) Pb-free
Timing – cycle time
– 7.5ns @ CL = 3 (PC133)
– 7.5ns @ CL = 2 (PC133)
– 6.0ns @ CL = 3 (x16 only)
Self refresh
– Standard
– Low power
Revision
Operating temperature range
– Commercial (0˚C to +70˚C)
– Industrial (–40˚C to +85˚C)
– Automotive (–40˚C to +105˚C)
Notes:
1. Contact Micron for availability.
2. Off-center parting line.
3. Only available on Revision G.
Marking
TG
P
FB
1
BB
1
F4
B4
-75
3
-7E
-6A
None
L
3
:G/:L
None
IT
AT
1
Options
• Configurations
– 32 Meg x 4 (8 Meg x 4 x 4 banks)
1
– 16 Meg x 8 (4 Meg x 8 x 4 banks)
– 8 Meg x 16 (2 Meg x 16 x 4 banks)
• Write recovery (
t
WR)
t
WR = 2 CLK
• Plastic package – OCPL
2
Table 1: Key Timing Parameters
CL = CAS (READ) latency
Speed Grade
-6A
-75
-7E
Clock
Frequency (MHz)
167
133
133
Marking
32M4
16M8
8M16
A2
Target
t
RCD-
t
RP-CL
3-3-3
3-3-3
2-2-2
t
RCD
(ns)
t
RP
(ns)
CL (ns)
18
20
15
18
20
15
18
20
15
PDF: 09005aef8091e66d
128Mb_sdr.pdf - Rev. Q 2/12 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
1999 Micron Technology, Inc. All rights reserved.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2431  1907  1354  1761  742  49  39  28  36  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved