电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS64NVF25618EC-250TQLA3

产品描述ZBT SRAM, 256KX18, 6.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100
文件大小3MB,共40页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 全文预览

IS64NVF25618EC-250TQLA3概述

ZBT SRAM, 256KX18, 6.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100

IS64NVF25618EC-250TQLA3规格参数

参数名称属性值
是否Rohs认证符合
Objectid1249801565
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间6.5 ns
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.6 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间10
宽度14 mm

文档预览

下载PDF文档
IS61(4)NLF12836EC/IS61(4)NVF12836EC/IS61(4)NLF12832EC
IS61(4)NVF12832EC/IS61(4)NLF25618EC/IS61(4)NVF25618EC
128K x36/32 and 256K x18 4Mb, ECC, FLOW THROUGH 'NO WAIT'
STATE BUS SYNCHRONOUS SRAM
JUNE 2012
FEATURES
100 percent bus utilization
No wait cycles between Read and Write
Internal self-timed write cycle
Individual Byte Write Control
Single R/W (Read/Write) control pin
Clock controlled, registered address, data and
control
Interleaved or linear burst sequence control
using MODE input
Three chip enables for simple depth
expansion and address pipelining
Power Down mode
Common data inputs and data outputs
/CKE pin to enable clock and suspend
operation
JEDEC 100-pin TQFP, 165-ball PBGA and
119-ball PBGA packages
Power supply:
NLF: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
NVF: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
JTAG Boundary Scan for PBGA packages
Industrial and Automotive temperature support
Lead-free available
Error Detection and Error Correction
DESCRIPTION
The 4Mb product family features high-speed, low-
power synchronous static RAMs designed to
provide a burstable, high-performance, 'no wait'
state, device for networking and communications
applications. They are organized as 128K words
by 36 bits and 256K words by 18 bits, fabricated
with
ISSI's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles
are eliminated when the bus switches from read
to write, or write to read. This device integrates a
2-bit burst counter, high-speed SRAM core, and
high-drive capability outputs into a single
monolithic circuit.
All synchronous inputs pass through registers are
controlled by a positive-edge-triggered single
clock input. Operations may be suspended and all
synchronous inputs ignored when Clock Enable,
/CKE is HIGH. In this state the internal device will
hold their previous values.
All Read, Write and Deselect cycles are initiated
by the ADV input. When the ADV is HIGH the
internal burst counter is incremented. New
external addresses can be loaded when ADV is
LOW.
Write cycles are internally self-timed and are
initiated by the rising edge of the clock inputs and
when /WE is LOW. Separate byte enables allow
individual bytes to be written.
A burst mode pin (MODE) defines the order of the
burst sequence. When tied HIGH, the interleaved
burst sequence is selected. When tied LOW, the
linear burst sequence is selected.
-6.5
6.5
7.5
133
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access Time
Cycle time
Frequency
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 0A
6/13/2012
1
DSP6678 NDK网络配置(UDP)要点
1、如果要使用NDK,那你所建立的ccs工程必须是跑sys/bios的工程。 2、如果想看6678的网络demo,那么其demo路径为:C:\ti\mcsdk_2_01_02_06\examplesdk\helloWorld 3、DSP的本地IP主要在hellow ......
灞波儿奔 DSP 与 ARM 处理器
关于,电源、地的问题?
是不是LM3SXXXX的电源、地引脚是否必须连接到一起,并在每对上加上旁路电容??可不可以只有部分连接电源,而其它的不连接电源呢??会不会供电不足啊?PS:顺便问下由LM3S1138移植其它型号,要 ......
eeleader 微控制器 MCU
安装 ubuntu补丁续
这是我照做的对比,不知道是什么原因 ...
亮痕 嵌入式系统
用flash存储数据,你还想着用文件系统?不,你需要的是......wear leveling
本帖最后由 辛昕 于 2015-8-1 16:41 编辑 PS:谢绝不打招呼,就悄悄行动的的转载君,如果你真的觉得很想转载,请与我联系~ 1.引子: 我需要给程序增加一个 存储参数 的功能,因为 ......
辛昕 单片机
有人转让Piccolo 开发板吗
有人转让Piccolo 开发板吗?想做个电源,觉得Piccolo 系列 不错,想买块板子回来看看,简单点的就可以了,最好就28027的,其它的也可以 QQ215448116 wells.king@163.com...
weijinping DSP 与 ARM 处理器
请教一个ISD1100片子的问题!!
录了2段音,第二段录音怎么实现循环播放,不用单片机,只用外围电路!!请教各位大虾拉高了A3,但是只循环播放地址为0的录音,看1100的数据手册,里面说有一个地址参考信息表,但是那个PDF里面么有呢!!也 ......
ft769697 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2577  1365  1079  1378  2788  52  28  22  57  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved