电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V205L15TFGI

产品描述FIFO, 256X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64
产品类别存储    存储   
文件大小248KB,共25页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V205L15TFGI概述

FIFO, 256X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64

IDT72V205L15TFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明QFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度4608 bit
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2006
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2006
DSC-4294/5
TI为物联网云端服务供应商建立产业生态圈
  德州仪器(TI)推出协力厂商物联网(IoT)云端服务供应商产业生态圈,可帮助采用 TI 技术的制造商更迅速且简便地连结 IoT ;该产业生态圈首批成员包括 2lemetry、ARM、Arrayent、Exosite、IBM、 ......
liuticn305 TI技术论坛
历届电赛元器件清单
本帖最后由 paulhyde 于 2014-9-15 09:12 编辑 历届带赛元器件清单 ...
ruanwaikou 电子竞赛
敢问一句,论坛里玩LaunchPad的童鞋,win7下能驱动不,为嘛我的驱动安装不了啊?
IAR自带的驱动试过了,不行从别的地方下的驱动也驱动不了各位有什么建议吗?...
vicer 微控制器 MCU
弱弱的问一下,魏坤AVR示波器的量程有多大?
如题...
forestkeh DIY/开源硬件专区
关于HR91105A接口下面的数字意义
最近想自己用DM9000AEP做一个有线网络通信模块,在购买RJ45接口 HR91105A的时候,发现接口的下面总有2组数字(形式为**/**),不明白这到底是什么意思,跪求大神解释下。。。 另外,我随意买了 ......
xinsuiwuhen 综合技术交流
双面板覆铜
双面板覆铜,为什么顶层覆铜和底层覆铜都是连接到GND,不能一层连到GND一层连到vcc吗??? ...
blm1991k PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1353  2231  863  1893  1694  18  57  49  53  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved