电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si53119

产品描述19-output pcie gen3 buffer
产品类别半导体    模拟混合信号IC   
文件大小636KB,共35页
制造商Silicon
下载文档 全文预览

Si53119概述

19-output pcie gen3 buffer

文档预览

下载PDF文档
S i 5 3 119
19-O
UTPUT
PCI
E
G
EN
3
Features
BUFFER
Nineteen 0.7 V low-power, push-
pull HCSL PCIe Gen 3 outputs
100 MHz /133 MHz PLL
operation, supports PCIe and
QPI
PLL bandwidth SW SMBUS
programming overrides the latch
value from HW pin
9 selectable SMBUS addresses
SMBus address configurable to
allow multiple buffers in a single
control network 3.3 V supply
voltage operation
Separate VDDIO for outputs
DIF_18
DIF_18
GND
VDD_IO
DIF_17
DIF_17
DIF_16
DIF_16
VDD
GND
DIF_15
DIF_15
DIF_14
DIF_14
GND
VDD_IO
PLL or bypass mode
Spread spectrum tolerable
1.05 to 3.3 V I/O supply voltage
50 ps output-to-output skew
50 ps cyc-cyc jitter (PLL mode)
Low phase jitter (Intel QPI, PCIe
Gen 1/2/3/4 common clock
compliant)
Gen 3 SRNS Compliant
100 ps input-to-output delay
Extended Temperature:
–40 to 85 °C
72-pin QFN
For variations of this device,
contact Silicon Labs
Ordering Information:
See page 31.
Pin Assignments
DIF_13
DIF_13
72
71
70
69
Applications
Server
Storage
68
67
66
65
64
63
62
61
60
59
58
57
56
55
Data center
Enterprise switches and routers
Description
The Si53119 is a 19-output, low-power HCSL differential clock buffer that
meets all of the performance requirements of the Intel DB1200ZL
specification. The device is optimized for distributing refere nce clocks for
Intel
®
QuickPath Interconnect (Intel QPI), PCIe Gen 1/Gen 2/Gen 3/
Gen 4, SAS, SATA, and Intel Scalable Memory Interconnect (Intel SMI)
applications. The VCO of the device is optimized to support 100 MHz and
133 MHz operation. Each differential output can be enabled through I
2
C
for maximum flexibility and power savings. Measuring PCIe clock jitter is
quick and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it
for free at
www.silabs.com/pcie-learningcenter.
VDDA
GNDA
100M_133M
HBW_BYPASS_LBW
PWRGD / PWRDN
GND
VDDR
CLK_IN
CLK_IN
SA_0
SDA
SCL
SA_1
FBOUT_NC
FBOUT_NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
GND 16
DIF_0 17
DIF_0 18
54
53
52
51
50
49
DIF_12
DIF_12
VDD_IO
GND
DIF_11
DIF_11
DIF_10
DIF_10
GND
VDD
DIF_9
DIF_9
DIF_8
DIF_8
VDD_IO
GND
DIF_7
DIF_7
Si53119
48
47
46
45
44
43
42
41
40
39
38
37
33
34
35
36
VDD_IO
GND
DIF_6
DIF_6
DIF_1
DIF_1
Patents pending
Rev. 1.2 2/16
Copyright © 2016 by Silicon Laboratories
VDD_IO
GND
DIF_2
DIF_2
DIF_3
DIF_3
GND
VDD
DIF_4
DIF_4
DIF_5
DIF_5
19
20
21
22
23
24
25
26
27
28
29
30
31
32
Si53119

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2430  2612  1020  2559  355  49  53  21  52  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved