电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si53302

产品描述1:10 low jitter universal buffer/level translator with 2:1 input mux
产品类别半导体    模拟混合信号IC   
文件大小2MB,共34页
制造商Silicon
下载文档 全文预览

Si53302概述

1:10 low jitter universal buffer/level translator with 2:1 input mux

文档预览

下载PDF文档
Si53302
1 : 1 0 L
OW
J
I T T E R
U
NIVERSAL
B
U FF E R
/L
EVEL
T
RANSLATOR WITH
2 : 1 I
NPUT
M
UX
Features
10 differential or 20 LVCMOS outputs
Ultra-low additive jitter: 45 fs rms
Wide frequency range: 1 to 725 MHz
Any-format input with pin selectable
output formats: LVPECL, Low Power
LVPECL, LVDS, CML, HCSL,
LVCMOS
2:1 clock input mux
Glitchless input clock switching
Synchronous output enable
Output clock division: /1, /2, /4
Independent V
DD
and V
DDO
:
1.8/2.5/3.3 V
1.2/1.5 V LVCMOS output support
Excellent power supply noise
rejection (PSRR)
Selectable LVCMOS drive strength to
tailor jitter and EMI performance
Loss of signal (LOS) monitors for
loss of input clock
Small size: 44-QFN (7 mm x 7 mm)
RoHS compliant, Pb-free
Industrial temperature range:
–40 to +85 °C
Ordering Information:
See page 29.
Applications
Pin Assignments
High-speed clock distribution
Ethernet switch/router
Optical Transport Network (OTN)
SONET/SDH
PCI Express Gen 1/2/3
Storage
Telecom
Industrial
Servers
Backplane clock distribution
Si53302
VDDOA
Q3
Q3
Q4
Q4
GND
Q5
Q5
Q6
Q6
VDDOB
36
35
34
44
43
42
41
40
39
38
37
Description
The Si53302 is an ultra low jitter ten output differential buffer with pin-selectable
output clock signal format and divider selection. The Si53302 features a 2:1 mux
with glitchless switching, making it ideal for redundant clocking applications. The
Si53302 utilizes Silicon Laboratories' advanced CMOS technology to fanout
clocks from 1 to 725 MHz with guaranteed low additive jitter, low skew, and low
propagation delay variability. The Si53302 features minimal cross-talk and
provides superior supply noise rejection, simplifying low jitter clock distribution in
noisy environments. Independent core and output bank supply pins provide
integrated level translation without the need for external circuitry.
DIVA
SFOUTA[1]
SFOUTA[0]
Q2
Q2
GND
Q1
Q1
Q0
Q0
NC
1
2
3
4
5
6
7
8
9
10
11
12
15
16
13
17
19
20
14
18
21
22
33
32
31
30
GND 
PAD
29
28
27
26
25
24
23
DIVB
SFOUTB[1]
SFOUTB[0]
Q7
Q7
NC
Q8
Q8
Q9
Q9
CLK_SEL
Patents pending
Functional Block Diagram
VDD
Power
Supply
Filtering
Vref
LOS0
LOS1
CLK0
Vref
Generator
LOS
Monitor
DIV
A
VDDO
A
SFOUT
A
[1:0]
OE
A
Q0, Q1, Q2, Q3, Q4
DivA
/Q0, /Q1, /Q2, /Q3, /Q4
Bank A
DIV
B
VDDO
B
SFOUT
B
[1:0]
OE
B
Q5, Q6, Q7, Q8, Q9
Switching
Logic
DivB
CLK0
CLK1
CLK1
CLK_SEL
/Q5, /Q6, /Q7, /Q8, /Q9
Bank B
Rev. 1.1 9/14
Copyright © 2014 by Silicon Laboratories
VDD
LOS0
CLK0
CLK0
OEA
V
REF
OEB
CLK1
CLK1
LOS1
GND
Si53302

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1645  1707  391  1634  18  59  46  5  51  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved