电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT64LC40L

产品描述EEPROM, 256X16, Serial, CMOS, PDIP8, ROHS COMPLIANT, PLASTIC, DIP-8
产品类别存储    存储   
文件大小224KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准
下载文档 详细参数 全文预览

CAT64LC40L概述

EEPROM, 256X16, Serial, CMOS, PDIP8, ROHS COMPLIANT, PLASTIC, DIP-8

CAT64LC40L规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码DIP
包装说明DIP, DIP8,.3
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)1 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
JESD-30 代码R-PDIP-T8
JESD-609代码e3
长度9.59 mm
内存密度4096 bit
内存集成电路类型EEPROM
内存宽度16
功能数量1
端子数量8
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256X16
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP8,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
峰值回流温度(摄氏度)260
电源3/5 V
认证状态Not Qualified
座面最大高度4.57 mm
串行总线类型SPI
最大待机电流0.000003 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度7.62 mm
最长写入周期时间 (tWC)10 ms
写保护HARDWARE/SOFTWARE
Base Number Matches1

文档预览

下载PDF文档
CAT64LC40
4K-Bit SPI Serial EEPROM
FEATURES
I
SPI bus compatible
I
Low power CMOS technology
I
2.5V to 6.0V operation
I
Self-timed write cycle with auto-clear
I
Hardware reset pin
I
Hardware and software write protection
I
Commercial, industrial and automotive
DESCRIPTION
The CAT64LC40 is a 4K-bit Serial EEPROM which is
configured as 256 registers by 16 bits. Each register can
be written (or read) serially by using the DI (or DO) pin.
The CAT64LC40 is manufactured using Catalyst’s
advanced CMOS EEPROM floating gate technology. It
is designed to endure 1,000,000 program/erase cycles
and has a data retention of 100 years. The device is
available in 8-pin DIP, SOIC and TSSOP packages.
temperature ranges
I
Power-up inadvertant write protection
I
RDY/BSY pin for end-of-write indication
BSY
I
1,000,000 program/erase cycles
I
100 year data retention
PIN CONFIGURATION
DIP Package (P, L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
RDY/BUSY
RESET
GND
SOIC Package (J, W)
RDY/BUSY
VCC
CS
SK
1
2
3
4
8
7
6
5
RESET
GND
DO
DI
TSSOP Package (U, Y)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
RDY/BUSY
RESET
GND
SOIC Package (S, V)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
RDY/BUSY
RESET
GND
TSSOP Package (UR, YR)
RDY/BUSY
VCC
CS
SK
1
2
3
4
8
7
6
5
RESET
GND
DO
DI
PIN FUNCTIONS
Pin Name
CS
SK
DI
DO
V
CC
GND
RESET
RDY/BUSY
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
+2.5V to +6.0V Power Supply
Ground
Reset
Ready/BUSY Status
BLOCK DIAGRAM
VCC
GND
MEMORY ARRAY
256 x 16
ADDRESS
DECODER
DATA
REGISTER
DI
RESET
CS
MODE DECODE
LOGIC
OUTPUT
BUFFER
SK
CLOCK
GENERATOR
DO
RDY/BUSY
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1021, Rev. C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 159  2749  1660  2238  2382  17  39  14  18  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved