电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT1024LE-42TE13

产品描述1-CHANNEL POWER SUPPLY SUPPORT CKT, PDIP8, LEAD AND HALOGEN FREE, PLASTIC, DIP-8
产品类别电源/电源管理    电源电路   
文件大小188KB,共19页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

CAT1024LE-42TE13概述

1-CHANNEL POWER SUPPLY SUPPORT CKT, PDIP8, LEAD AND HALOGEN FREE, PLASTIC, DIP-8

CAT1024LE-42TE13规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码DIP
包装说明DIP,
针数8
Reach Compliance Codecompli
ECCN代码EAR99
可调阈值NO
模拟集成电路 - 其他类型POWER SUPPLY SUPPORT CIRCUIT
JESD-30 代码R-PDIP-T8
JESD-609代码e3
长度9.59 mm
信道数量1
功能数量1
端子数量8
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度4.57 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级AUTOMOTIVE
端子面层MATTE TIN
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
CAT1024, CAT1025
Supervisory Circuits with
I
2
C Serial 2k-bit CMOS
EEPROM and Manual Reset
Description
The CAT1024 and CAT1025 are complete memory and supervisory
solutions for microcontroller−based systems. A 2k−bit serial
EEPROM memory and a system power supervisor with brown−out
protection are integrated together in low power CMOS technology.
Memory interface is via a 400 kHz I
2
C bus.
The CAT1025 provides a precision V
CC
sense circuit and two open
drain outputs: one (RESET) drives high and the other (RESET) drives
low whenever V
CC
falls below the reset threshold voltage. The
CAT1025 also has a Write Protect input (WP). Write operations are
disabled if WP is connected to a logic high.
The CAT1024 also provides a precision V
CC
sense circuit, but has
only a RESET output and does not have a Write Protect input.
All supervisors have a 1.6 second watchdog timer circuit that resets
a system to a known state if software or a hardware glitch halts or
“hangs” the system. For the CAT1024 and CAT1022, the watchdog
timer monitors the SDA signal. The CAT1023 has a separate watchdog
timer interrupt input pin, WDI.
The power supply monitor and reset circuit protect memory and
system controllers during power up/down and against brownout
conditions. Five reset threshold voltages support 5 V, 3.3 V and 3 V
systems. If power supply voltages are out of tolerance reset signals
become active, preventing the system microcontroller, ASIC or
peripherals from operating. Reset signals become inactive typically
200 ms after the supply voltage exceeds the reset threshold level. With
both active high and low reset signals, interface to microcontrollers
and other ICs is simple. In addition, the RESET pin or a separate input,
MR, can be used as an input for push−button manual reset capability.
The CAT1024/25 memory features a 16−byte page. In addition,
hardware data protection is provided by a V
CC
sense circuit that
prevents writes to memory whenever V
CC
falls below the reset
threshold or until V
CC
reaches the reset threshold during power up.
Available packages include an 8−pin PDIP and a surface mount
8−pin SO, 8−pin TSSOP, 8−pin TDFN and 8−pin MSOP packages.
The TDFN package thickness is 0.8 mm maximum. TDFN footprint is
3 x 3 mm.
Features
http://onsemi.com
PDIP−8
CASE 646AA
TSSOP−8
CASE 948S
SOIC−8
CASE 751BD
MSOP−8
CASE 846AD
TDFN−8
CASE 511AL
ORDERING INFORMATION
For Ordering Information details, see page 13.
Precision Power Supply Voltage Monitor
5 V, 3.3 V and 3 V Systems
Five Threshold Voltage Options
Active High or Low Reset
Valid Reset Guaranteed at V
CC
= 1 V
400 kHz I
2
C Bus
2.7 V to 5.5 V Operation
Low Power CMOS Technology
16−Byte Page Write Buffer
Built−in Inadvertent Write Protection
WP Pin (CAT1025)
1,000,000 Program/Erase Cycles
Manual Reset Input
100 Year Data Retention
Industrial and Extended Temperature Ranges
Green Packages Available with NiPdAu Lead Finished
These Devices are Pb−Free, Halogen Free/BFR Free
and are RoHS Compliant
Publication Order Number:
CAT1024/D
©
Semiconductor Components Industries, LLC, 2011
November, 2011
Rev. 20
1
FPGA_100天之旅_阻塞非阻塞
FPGA_100天之旅_阻塞非阻塞.pdf ...
zxopenljx FPGA/CPLD
寻人设计一个信号处理板 联系电话15353573226
信号处理电路设计指标 信号处理电路由正弦信号发生器和数字锁相放大器两部构成。这两部分的供电电压均为+-12V,供电方式为外接电源供电。 正弦信号发生器设计要求: 通道数:1 波形:正弦波 ......
jq_du84 测试/测量
4 个图表显示了芯片短缺将如何以及何时结束
来自:https://spectrum.ieee.org/chip-shortage 使用旧工艺节点的晶圆厂是关键 554344 历史学家可能会花费数十年的时间来分析 COVID-19 流行病的后果。但它造成的芯片短缺到 ......
dcexpert 聊聊、笑笑、闹闹
AD19铺铜后只显示线框,不像是铺好的铜
亲们,为什么我的AD19铺铜后只显示线框,不显示铺好的铜,如图所示,是哪里要设置吗?转换成AD10打开,双击铺铜的线框再确认有可以显示正常铺好的铜,如图所示: 400286 ...
AshleyZhai PCB设计
DLL入口DLLMain两次被系统用DLL_PROCESS_DETACH调用
CE5下.自己写了个motola手机的USB驱动程序. 现在加载OK. 串口出来的信息如下: USBInstallDriver++ load USBD.DLL sucess! USBInstallDriver-- DLL_PROCESS_DETACH Device Attached! Looki ......
hsdzcf 嵌入式系统
我现在有stm32f103最小系统ban还有带FIFO的ov7670摄像头,如果我想让最小系统版使....
我现在有stm32f103最小系统板还有带FIFO的ov7670摄像头,如果我想让最小系统版使用ov7670摄像头,是不是不能直接接引脚,还要做个驱动模块?如果还要做驱动模块,有谁有电路图么? ...
LOVELESS燚 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2883  874  2346  655  2815  59  18  48  14  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved