电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT1021ZD4I-28TE13

产品描述1-CHANNEL POWER SUPPLY MANAGEMENT CKT, DSO8, LEAD AND HALOGEN FREE, 3 X 3 MM, 0.80 MM HEIGHT, MO-229, TDFN-8
产品类别电源/电源管理    电源电路   
文件大小193KB,共20页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

CAT1021ZD4I-28TE13概述

1-CHANNEL POWER SUPPLY MANAGEMENT CKT, DSO8, LEAD AND HALOGEN FREE, 3 X 3 MM, 0.80 MM HEIGHT, MO-229, TDFN-8

CAT1021ZD4I-28TE13规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SON
包装说明HVSON,
针数8
Reach Compliance Codecompli
ECCN代码EAR99
可调阈值NO
模拟集成电路 - 其他类型POWER SUPPLY MANAGEMENT CIRCUIT
JESD-30 代码S-XDSO-N8
JESD-609代码e3
长度3 mm
湿度敏感等级1
信道数量1
功能数量1
端子数量8
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVSON
封装形状SQUARE
封装形式SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度0.8 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式NO LEAD
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度3 mm
Base Number Matches1

文档预览

下载PDF文档
CAT1021, CAT1022,
CAT1023
Supervisory Circuits with
I
2
C Serial 2k-bit CMOS
EEPROM, Manual Reset and
Watchdog Timer
Description
http://onsemi.com
The CAT1021, CAT1022 and CAT1023 are complete memory and
supervisory solutions for microcontroller−based systems. A 2k−bit
serial EEPROM memory and a system power supervisor with
PDIP−8
TSSOP−8
brown−out protection are integrated together in low power CMOS
CASE 646AA
CASE 948S
2
C bus.
technology. Memory interface is via a 400 kHz I
The CAT1021 and CAT1023 provide a precision V
CC
sense circuit
and two open drain outputs: one (RESET) drives high and the other
(RESET) drives low whenever V
CC
falls below the reset threshold
voltage. The CAT1022 has only a RESET output and does not have a
SOIC−8
Write Protect input. The CAT1021 also has a Write Protect input
CASE 751BD
(WP). Write operations are disabled if WP is connected to a logic high.
All supervisors have a 1.6 second watchdog timer circuit that resets
a system to a known state if software or a hardware glitch halts or
“hangs” the system. For the CAT1021 and CAT1022, the watchdog
timer monitors the SDA signal. The CAT1023 has a separate watchdog
timer interrupt input pin, WDI.
MSOP−8
TDFN−8
CASE 846AD
CASE 511AL
The power supply monitor and reset circuit protect memory and
system controllers during power up/down and against brownout
conditions. Five reset threshold voltages support 5 V, 3.3 V and 3 V
ORDERING INFORMATION
systems. If power supply voltages are out of tolerance reset signals
become active, preventing the system microcontroller, ASIC or
For Ordering Information details, see page 13.
peripherals from operating. Reset signals become inactive typically
200 ms after the supply voltage exceeds the reset threshold level. With
both active high and low reset signals, interface to microcontrollers
and other ICs is simple. In addition, the RESET pin or a separate input,
MR, can be used as an input for push−button manual reset capability.
The on−chip, 2k−bit EEPROM memory features a 16−byte page. In addition, hardware data protection is provided by a V
CC
sense circuit that prevents writes to memory whenever V
CC
falls below the reset threshold or until V
CC
reaches the reset
threshold during power up.
Available packages include an 8−pin PDIP and surface mount 8−pin SO, 8−pin TSSOP, 8−pin TDFN and 8−pin MSOP
packages. The TDFN package thickness is 0.8 mm maximum. TDFN footprint options are 3 x 3 mm.
Features
Precision Power Supply Voltage Monitor
5 V, 3.3 V and 3 V Systems
Five Threshold Voltage Options
Watchdog Timer
Active High or Low Reset
Valid Reset Guaranteed at V
CC
= 1 V
400 kHz I
2
C Bus
2.7 V to 5.5 V Operation
Low Power CMOS Technology
16−Byte Page Write Buffer
Built−in Inadvertent Write Protection
1
WP Pin (CAT1021)
1,000,000 Program/Erase Cycles
Manual Reset Input
100 Year Data Retention
Industrial and Extended Temperature Ranges
8−pin DIP, SOIC, TSSOP, MSOP or TDFN (3 x 3 mm
Foot−print) Packages
TDFN Max Height is 0.8 mm
These Devices are Pb−Free, Halogen Free/BFR Free
and are RoHS Compliant
Publication Order Number:
CAT1021/D
©
Semiconductor Components Industries, LLC, 2011
November, 2011
Rev. 18
高速环境下FPGA或CPLD中的状态机设计
本文给出了采用这些技术的高速环境状态机设计的规范及分析方法和优化方法,并给出了相应的示例。 为了使FPGA或CPLD中的状态机设计满足高速环境要求,设计工程师需要认识到以下几点:寄存器 ......
aimyself FPGA/CPLD
使用WinDriver开发的采集卡驱动,在某主板上怪异的蓝屏问题
使用WinDriver开发的采集卡驱动,在德宝的一台老服务器的Intel服务器主板上测试,出现DMA操作蓝屏,好像是内存访问越界,指针位置漂了(尚不能确定)。在其他很多主板上均未发现此情况。 更 ......
mmy722 嵌入式系统
AT8952文档
26395...
TSB41 单片机
集成显卡2012年被淘汰 嵌入式取而代之
美国调研公司Jon Peddie Research周三在一份报告中指出,传统集成显卡将于2012年被淘汰。 Jon Peddie Research在报告中称:“经过15年的持续增长,传统的集成显卡将于2012年消失。”目前,集 ......
小猪 消费电子
基于DS18B20多路温度报警论文,还差个矩阵键盘谁有啊
一、任务和目标设计内容:    为了达到测量和检测多处温度值,就要求主系统连接多个温度传感器,由于主系统和配件之间连接器上的空闲引脚通常极为有限,要想在不增加连接器复杂度和成 ......
zhangfanday 51单片机
求助:为什么 CHIPSCOPE 对一些信号抓不到??
大家好,我用的 xilinx 的 FPGA。在用 Chip scope 抓信号时,为什么一些中间信号量抓不到,Analyzer 里面根本就没有这些信号的连接,这是为什么?还需要做一些其他设置吗?...
zhangbit FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1687  1697  2924  118  2537  34  35  59  3  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved