电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65903S85PFGI

产品描述sram 9M zbt slow x18 F/T 3.3V
产品类别半导体    其他集成电路(IC)   
文件大小561KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 全文预览

71V65903S85PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V65903S85PFGI - - 点击查看 点击购买

71V65903S85PFGI概述

sram 9M zbt slow x18 F/T 3.3V

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
IDT71V65703
IDT71V65903
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Green parts available, see ordering information
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and on the next clock cycle the associated data cycle
occurs, be it read or write.
The IDT71V65703/5903 contain address, data-in and control
signal registers. The outputs are flow-through (no output data
register). Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three
is not asserted when ADV/LD is low, no new memory operation can
be initiated. However, any pending data transfers (reads or writes)
will be completed. The data bus will tri-state one cycle after the chip
is deselected or a write is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize a high-performance CMOS
process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2014
DSC-5298/05
1
©2014 Integrated Device Technology, Inc.
分享MSP430用TB捕获脉宽问题与解决心得
硬件:单片机:MSP430F149 晶振:32K,8M 输入信号:通过无线接收到低电平10ms,高电平7.5ms, 输入口:P4.0(TB0) 要求:捕获低电平的脉宽 软件: 1. 初步思路:通过定时器TBCCR0 ......
火辣西米秀 微控制器 MCU
ewb电路仿真应注意什么
请问高手,初学EWB电路仿真时应注意什么? ...
dww12304106 嵌入式系统
包括IAR和CCS最全的MSP430G2xx3 编程实例
包括IAR和CCS最全的MSP430G2xx3 编程实例 289881 289880 ...
灞波儿奔 微控制器 MCU
求问,MDK企业版外面卖多少钱?
求问,MDK企业版外面卖多少钱?...
cd001 stm32/stm8
请教关于A/D基准电压的问题
在书上看见一单片机和一个MAX197并行A/D转换的电路图, 写的A/D转换是有一个内部基准电压4.096V, 但是它用的是一个稳压芯片和一个基准电压芯片为它提供的2.5V的基准电压。 请教各位大侠A/D ......
rixwyg 单片机
锂电池的重要参数
、电池容量 电池的容量由电池内活性物质的数量决定,通常用毫安时mAh或者 Ah表示。 例如1000 mAh就是能以1 A的电流放电1 h换算为所含电荷量大约为 3600 C。 2、标称电压 电池正负极之间 ......
琉璃珠 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1306  2131  369  361  321  18  53  9  51  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved