电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3559S75PFGI8

产品描述sram 4M zbt 3.3V I/O slow x18
产品类别半导体    其他集成电路(IC)   
文件大小301KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 全文预览

71V3559S75PFGI8在线购买

供应商 器件名称 价格 最低购买 库存  
71V3559S75PFGI8 - - 点击查看 点击购买

71V3559S75PFGI8概述

sram 4M zbt 3.3V I/O slow x18

文档预览

下载PDF文档
Features
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2009 Integrated Device Technology, Inc.
FEBRUARY 2009
DSC-5282/09
帮我看一下,我的2410读写程序错在哪?
#include /*标准输入输出定义*/ #include /*标准函数库定义*/ #include /*Unix 标准函数定义*/ #define U32 unsigned int #define U16 unsigned short #define S32 int #def ......
c289344670 嵌入式系统
大家谁来帮我看看这个单位是什么?
59000 如图,这个内部上拉电阻的单位是什么数量级???(红圈圈出) 后面那个弯弯的像蚯蚓的是神马???怎么念啊??...
drjloveyou 微控制器 MCU
应该招聘产品经理,还是硬件工程师
做一个物联网的系统。包含软件及硬件。 软件已经委托开发完毕。 终端传感器外购。 硬件传输部分想做成无线的。用433m或者470m来做。有厂家设备满足需求,但是想自己做外壳贴牌(厂家已有的外 ......
菩萨也种菜 工作这点儿事
WINCE PING 长时间死机的问题
在开发板上运行WINCE,并且加载了我自己的无线网卡的驱动,一切正常,现在的问题是如果我长时间ping某一个AP,WINCE系统会当机,鼠标键盘都没有反应,只能重启。 用串口捕捉的信息是: AK ......
talent11 嵌入式系统
能否再增加那么一点点
电子技术原本就有些枯燥,像个木偶人。 你通篇以深蓝色为主色调,给人以更深的忧郁感,能否再增加那么一点点跳跃的热情,给人以更加赏心悦目的感觉。我相信那将更加引人汝胜。 :) :) : ......
shy 为我们提建议&公告
急求
用protel画电路图时,里面怎么很多芯片没有那?听说要建库,怎么建啊...
zhangzhonghe 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2687  1632  1822  403  2810  55  33  37  9  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved