电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P250L-1PQG208I

产品描述fpga - 现场可编程门阵列 250k system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小7MB,共218页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

A3P250L-1PQG208I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P250L-1PQG208I - - 点击查看 点击购买

A3P250L-1PQG208I概述

fpga - 现场可编程门阵列 250k system gates

A3P250L-1PQG208I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Actel
包装说明28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, QFP-208
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PQFP-G208
JESD-609代码e3
长度28 mm
湿度敏感等级3
可配置逻辑块数量6144
等效关口数量250000
输入次数151
逻辑单元数量6144
输出次数151
端子数量208
最高工作温度85 °C
最低工作温度-40 °C
组织6144 CLBS, 250000 GATES
封装主体材料PLASTIC/EPOXY
封装代码FQFP
封装等效代码QFP208,1.2SQ,20
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
峰值回流温度(摄氏度)245
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压1.575 V
最小供电电压1.14 V
标称供电电压1.2 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度28 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 9
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 • ProASIC3 Product Family
ProASIC3 Devices
Cortex-M1 Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP 2
Integrated PLL in CCCs
VersaNet Globals 3
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for Cortex-M1 ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2010 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
STM32F030C8T6的定时器怎么不准[问题解决:附解决方法]
本帖最后由 ddllxxrr 于 2021-2-6 09:11 编辑 我用STM32F030C8T6我用定时器延时,SYSTICK想给别的用比如OS,反正留用。 我在初使化的时候我已经把APB时钟2分频别的地方要用。 if (H ......
ddllxxrr stm32/stm8
SPI问题
有没有遇到SPI死的问题? SPI复位后也不能工作。 有遇到过的朋友讨论下。 我的问题还没有解决...
xiaoyanfei stm32/stm8
2018 TI杯全国大学生电赛模拟邀请赛回顾及赛题解析
TI杯电赛模拟邀请赛进一步激发了同学们对电子设计实践与创新的兴趣。电赛结束后,不少同学仍在热烈讨论解题的各种方案与可能性,现在,我们将提供部分赛题解析作为参考,期待大家在此基础上不断 ......
alan000345 TI技术论坛
招聘嵌入式软件工程师
招聘嵌入式软件工程师,有意者请将经历发到embeded@263.net。中英文简历均可。 职位(5位): 嵌入式软件工程师 职位要求: 1、有2年以上嵌入式系统开发经验 2、熟悉C语言编程 3、了解u ......
iaiwork21 嵌入式系统
老员工讲述诺基亚的沦陷
转自:http://tieba.baidu.com/p/2586065041 诺基亚走到今天,固然冰冻三尺、积重难返,但很多东西并不应该全盘抹杀,其仍有值得继承与流传的东西。如果只有新人换旧人,没有反思、总结和继 ......
wangfuchong 聊聊、笑笑、闹闹
CD4051八通道模拟开关的地址线ABC该怎么接?
CD4051八通道模拟开关的地址线ABC该怎么接?一般接到哪里?由什么来控制他们? 学渣求大神指点!...
mizchy PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1111  1104  1491  1423  2312  58  2  31  36  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved