电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P030-VQG100I

产品描述fpga - 现场可编程门阵列 30k system gates
产品类别半导体    其他集成电路(IC)   
文件大小7MB,共218页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 全文预览

A3P030-VQG100I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P030-VQG100I - - 点击查看 点击购买

A3P030-VQG100I概述

fpga - 现场可编程门阵列 30k system gates

文档预览

下载PDF文档
Revision 9
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 • ProASIC3 Product Family
ProASIC3 Devices
Cortex-M1 Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP 2
Integrated PLL in CCCs
VersaNet Globals 3
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for Cortex-M1 ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2010 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
分享几篇比较实用的文章
如何阅读高精度运算放大器的产品说明书 放大器产品说明书中的 50 多种规范是否让您有些不知所措?本文将介绍一些小窍门,帮助您更快找到最初的产品选择信息。首先,阅读第一页。本页为概览页, ......
eric_wang 模拟与混合信号
关于dht11传感器采集数据
我用dht11采集温湿度数据传回到串口助手上为什么只有整数部分是正确的,小数部分为0呢? 这是我将采集到得数据赋给变量的程序(都是uchar变量): wendu_shi=ucharT_data_H/10; // ......
夜星 无线连接
8051串口接收数据
8051如何从串口接收数据?我有4位数码管,如从串口发送1234,则数码管上显示1234。请给出程序,不会复杂的吧...
scuahui 嵌入式系统
同时获得余数和商
例如 A / B,现在我需要获得 商和余数, C = A / B; D = A % B ; 这样需要两次运算,现在我想利用一次运算得到C和D,各位大虾,请告知,谢谢! 以前用TI的DSP可以直接读取ACC的低16 ......
sunbine stm32/stm8
【行空板 Python编程学习主控板】Python开发环境体验-图形代码均可快速入手
前言 上一篇我们已经进行行空板的开箱体验,对这个精致的小家伙,已经迫不及待地想更深入一步的了解了。本板主打Python编程学习,所以其开发环境的体验怎么样用户体验的的一个很重要的方面。开 ......
qinyunti 嵌入式系统
求MMC卡的specification
哪位大哥有The MultiMediaCard System Specification Version 3.31 有较早的版本的也可以,100分相谢,要是分不够我可以再加!谢谢了! 因为我想要读取一些MMC卡的基本信息。 可以 ......
张醒 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 151  753  1894  1638  1315  24  57  27  33  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved