电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A54SX32A-1CQ256M

产品描述fpga - 现场可编程门阵列 32k system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小437KB,共50页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A54SX32A-1CQ256M在线购买

供应商 器件名称 价格 最低购买 库存  
A54SX32A-1CQ256M - - 点击查看 点击购买

A54SX32A-1CQ256M概述

fpga - 现场可编程门阵列 32k system gates

A54SX32A-1CQ256M规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明CERAMIC, QFP-256
Reach Compliance Codecompliant
其他特性32000 TYPICAL GATES AVAILABLE
最大时钟频率278 MHz
CLB-Max的组合延迟1.1 ns
JESD-30 代码S-CQFP-F256
JESD-609代码e0
长度36 mm
可配置逻辑块数量2880
等效关口数量48000
输入次数228
逻辑单元数量2880
输出次数228
端子数量256
最高工作温度125 °C
最低工作温度-55 °C
组织2880 CLBS, 48000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装等效代码TPAK256,3SQ,20
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)225
电源2.5,3.3/5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.3 mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度36 mm

文档预览

下载PDF文档
v2.0
HiRel SX-A Family FPGAs
Features and Benefits
Leading Edge Performance
215 MHz System Performance (Military Temperature)
5.3 ns Clock-to-Out (Pin-to-Pin) (Military Temperature)
240 MHz Internal Performance (Military Temperature)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and Design
Theft
Cold-Sparing Capability
Individual Output Slew Rate Control
QML Certified Devices
100% Military Temperature Tested (–55°C to +125°C)
33 MHz PCI Compliant
CPLD and FPGA Integration
Single-Chip Solution
Configurable I/O Support for 3.3 V/5 V PCI, LVTTL,
and TTL
Configurable Weak Resistor Pull-Up or Pull-Down for
Tristated Outputs during Power-Up
Up to 100% Resource Utilization and 100% Pin
Locking
2.5 V, 3.3 V, and 5 V Mixed Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
1149.1 (JTAG)
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
228
3
0
Yes
Yes
5.3 ns
0 ns
Std, –1
84, 208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
213
3
4
Yes
Yes
6.7 ns
0 ns
Std, –1
208, 256
Specifications
48,000 to 108,000 Available System Gates
Up to 228 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.25/0.22 µ CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (no sequencing required
for supply voltages)
Class B Level Devices
Three Standard Hermetic Package Options
Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary-Scan Testing
3.3 V / 5 V PCI
Clock-to-Out
Input Set-Up (External)
Speed Grades
Package (by Pin Count)
CQFP
N o ve m b e r 2 0 0 6
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2565  1025  2616  210  1270  1  24  36  35  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved