电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE3000-2FGG484

产品描述fpga - 现场可编程门阵列 3M system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小5MB,共158页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

A3PE3000-2FGG484在线购买

供应商 器件名称 价格 最低购买 库存  
A3PE3000-2FGG484 - - 点击查看 点击购买

A3PE3000-2FGG484概述

fpga - 现场可编程门阵列 3M system gates

A3PE3000-2FGG484规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Actel
包装说明23 X 23 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FBGA-484
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B484
JESD-609代码e1
长度23 mm
湿度敏感等级3
可配置逻辑块数量75264
等效关口数量3000000
输入次数341
逻辑单元数量75264
输出次数341
端子数量484
最高工作温度70 °C
最低工作温度
组织75264 CLBS, 3000000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA484,22X22,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.44 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度23 mm

文档预览

下载PDF文档
Revision 9
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
August 2009
© 2010 Actel Corporation
I
问个LCD价格, 5寸 + TP 800*480分辨率~
如题 qq:275111129...
草原狼王 PCB设计
好资料哦
发现电脑里面有很多好的资料,先传一部分 然后整理下,下次都传上来给大家,新年了,祝大家心想事成 美梦成真,希望这房价早日下跌~~~~...
张无忌1987 嵌入式系统
关于DC步进电机的驱动
DC步进电机的驱动一般有恒流斩波和细分电流式,那么这两种方式在电路设计上应该是什么样的?有哪些注意事项呢?...
lixiaohai8211 模拟电子
SendDlgItemMessage
char lpcn; SendDlgItemMessage(IDD_DER_DIALOG,IDC_EDIT3,EM_GETLINE,0,(LPARAM)lpcn); 编译后: Deleting intermediate files and output files for project 'der - Win32 (WCE AR ......
sofy231 嵌入式系统
超声波测距原理,测试可靠!
本帖最后由 paulhyde 于 2014-9-15 02:59 编辑 该原理已经调试成功,能可靠工作,测量范围可达5CM~3M ...
ly_love 电子竞赛
有奖体验TouchGFX,开启你的创意GUI之旅
对GUI设计感兴趣的小伙伴们看过来!ST邀你来免费体验TouGFX设计工具,发挥你们的创意,做出属于自己的GUI界面! 即日起至4月11日,通过TouchGFX Designer设计你想要的用户界面并提交作品,我们 ......
okhxyyo 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2535  1463  1873  2069  2174  55  1  7  10  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved