电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P73804S167BQ8

产品描述IC sram 18mbit 167mhz 165cabga
产品类别存储   
文件大小637KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71P73804S167BQ8概述

IC sram 18mbit 167mhz 165cabga

文档预览

下载PDF文档
18Mb Pipelined
DDR™II SRAM
Burst of 4
Features
IDT71P73204
IDT71P73104
IDT71P73804
IDT71P73604
Description
The IDT DDRII
TM
Burst of four SRAMs are high-speed synchro-
nous memories with a double-data-rate (DDR), bidirectional data port.
This scheme allows maximization on the bandwidth on the data bus by
passing two data items per clock cycle. The address bus operates at
less than single data rate speeds,allowing the user to fan out addresses
and ease system design while maintaining maximum performance on
data transfers.
The DDRII has scalable output impedance on its data output bus
and echo clocks, allowing the user to tune the bus for low noise and high
performance.
All interfaces of the DDRII SRAM are HSTL, allowing speeds
beyond SRAM devices that use any form of TTL interface. The inter-
face can be scaled to higher voltages (up to 1.9V) to interface with 1.8V
systems if necessary. The device has a V
DDQ
and a separate Vref,
allowing the user to designate the interface operational voltage, inde-
pendent of the device core voltage of 1.8V V
DD.
The output impedance
control allows the user to adjust the drive strength to adapt to a wide
range of loads and transmission lines.
18Mb Density (2Mx8, 2Mx9, 1Mx18, 512Kx36)
Common Read and Write Data Port
Dual Echo Clock Output
4-Word Burst on all SRAM accesses
Multiplexed Address Bus
-
One Read or One Write request per two clock
cycles.
DDR (Double Data Rate) Data Bus
- Four word bursts data per two clock cycles
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
1.8V Core Voltage (V
DD
)
JTAG Interface
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
Functional Block Diagram
DATA
REG
(Note1)
WRITE DRIVER
LD
RW
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
OUTPUT SELECT
SENSE AMPS
OUTPUT REG
SA
SA
0
SA
1
ADD
REG
(Note2)
WRITE/READ DECODE
(Note2)
(Note4)
(Note1)
DQ
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6431 drw 16
CQ
CQ
Notes
1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x8 and x9, 20 address signal lines for x18, and 19 address signal lines for x36.
3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the
BW
is a “nibble write” and there are 2
signal lines.
4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36.
JULY 2005
1
©2005 Integrated Device Technology, Inc. “QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.“
DSC-6431/00
wince6.0 intel_chips_x86 MsDos loadcepc.exe 硬盘启动为什么黑屏
在内核编译时已经去掉KITL选项了,该选的组件已经选了,内核加载已经完成,为什么还是黑屏呢? 请高人指点!!!...
neil.wang 嵌入式系统
[一问一答]问:我的放大器输出端有大量振铃和过 冲
问:我的放大器输出端有大量振铃和过 冲。我遵循了数据手册中的指南,布局布线井 井有条。可能是哪里有问题呢?围有何优势? ...
雨中 ADI 工业技术
TI 在南京举办研讨会了
新晔电子/TI联合举办工业应用研讨会(8月30日南京) 新晔电子(Serial HK)联合德州仪器(TI)举办工业应用研讨会,诚邀您的参与。我们将与您分享最新技术以及最新产品、应用方案和市场趋势,现 ......
qwqwqw2088 模拟与混合信号
AT32F4xx标准库BSP&Pack应用指南
为了让用户高效快速的使用Artery MCU, 我们提供了一套完整的BSP&Pack用于开发。主要包括:at32f4xx外设驱动库、内核相关文件、完整的应用例程以及能够支持Keil_v5 、Keil_v4 、IAR_v6 和IAR_ ......
火辣西米秀 国产芯片交流
【Altera SoC体验之旅】+ Lark上的Debian桌面操作系统
本帖最后由 zhaoyongke 于 2015-1-15 17:27 编辑 拿到板子后跑了eMMC中自带的操作系统,发现只是字符界面,demo中的图形界面做的很渣。 之前在Zynq上能流畅运行Linaro和Xillinux图形操作系 ......
zhaoyongke FPGA/CPLD
107以太网ETH软件复位问题
107 以太网 ETH软件复位后读 状态 一直不问不为0 while (ETH_GetSoftwareResetStatus() == SET); 问什么原因可能导致如此情况...
wuminggang stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1677  1421  2549  2228  531  32  13  39  18  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved