电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P74804S167BQG

产品描述IC sram 18mbit 167mhz 165cabga
产品类别存储   
文件大小274KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 全文预览

IDT71P74804S167BQG概述

IC sram 18mbit 167mhz 165cabga

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 4
Features
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
- Supports concurrent transactions
Dual Echo Clock Output
4-Word Burst on all SRAM accesses
Multiplexed Address Bus One Read or One Write request per
clock cycle
DDR (Double Data Rate) Data Bus
- Four word burst data per two clock cycles on each port
- Four word transfers per clock cycle
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals from
1.4V to 1.9V.
Scalable output drivers
- Can drive HSTL, 1.8V TTL or any voltage level from 1.4V
to 1.9V.
- Output Impedance adjustable from 35Ω to 70Ω
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
IDT71P74804
IDT71P74604
Description
The IDT QDRII
TM
Burst of four SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with four data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single SDR address bus with read addresses
and write addresses multiplexed. The read and write addresses inter-
leave with each occurring a maximum of every other cycle. In the event
that no operation takes place on a cycle, the subsequest cycle may
begin with either a read or write. During write operations, the writing of
individual bytes may be blocked through the use of byte write control
signals.
Functional Block Diagram
D
(Note1)
DATA
REG
WRITE DRIVER
OUTPUT SELECT
SENSE AMPS
(Note 4)
OUTPUT REG
SA
(Note 4)
OUTPUT SELECT
(Note2)
WRITE/READ DECODE
ADD
(Note2)
REG
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
CQ
CQ
Notes
1) Represents
2) Represents
3) Represents
4) Represents
6111 drw16
18 data signal lines for x18 and 36 signal lines for x36.
18 address signal lines for x18 and 17 address signal lines for x36.
2 signal lines for x18 and 4 signal lines for x36.
36 signal lines for x18 and 72 signal lines for x36.
SEPTEMBER 2008
1
©2008 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
DSC-6111/02
【WiFiduino-8266】Blinker APP控制Wifiduino
本帖最后由 sanhuasr 于 2018-6-9 10:32 编辑 决定在EE发帖了,因为那边论坛体验也不是很好358456 使用Button_WiFi,通过手机端控制LED开关,同时输出程序运行时间了 358465358467 同时 ......
sanhuasr MicroPython开源版块
小酒窝
可爱MM,供大家欣赏!...
xiaolong3188 聊聊、笑笑、闹闹
STM32F407+DP83848的应用中,MAC地址是对STM32F407的寄存器自己编程确定吗?
STM32F407+DP83848的应用中,MAC地址是对STM32F407的寄存器自己编程确定吗?PHY芯片DP83848有个ID,这个ID和MAC地址有没有关系,我看那个ID包含什么OUI. 我现在要配置STM32F407的MAC,想要在通 ......
涛声依旧00 stm32/stm8
国民技术 N32 MCU 射频 资源总库(官方提供、实战干货)
本帖最后由 milafan 于 2022-5-11 10:06 编辑 包含选型表+基础文档+各模块使用指南+应用笔记等资料 通用MCU+安全芯片+无线射频产品 选型表 选型表分库》》 通用MCU产品资料 ......
milafan 国产芯片交流
简单的改product string和vendor string ,用AT24C01A,却出现乱码,求助大侠
简单的改product string和vendor string ,用AT24C01A,却出现乱码,求助大侠 根据产品的数据表列出的EXTERNAL ROM EXAMPLE,进入编程,按照列表数据逐一输入,插上PCB后,却出现乱码 htt ......
dreamachine 单片机
关于三星封装的KBN00900HM-A439的详细资料
如题,各位大侠有没有关于三星封装的KBN00900HM-A439的详细资料啊????...
shenxing 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1683  963  2406  1604  1248  53  3  13  46  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved