电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB44M18C2-550M3I

产品描述QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, FBGA-165
产品类别存储    存储   
文件大小897KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61QDPB44M18C2-550M3I概述

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, FBGA-165

IS61QDPB44M18C2-550M3I规格参数

参数名称属性值
Objectid8226137247
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL6.8
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型QDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
IS61QDPB44M18C/C1/C2
IS61QDPB42M36C/C1/C2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
APRIL 2019
FEATURES
2Mx36 and 4Mx18 configuration available.
Separate independent read and write ports with
concurrent read and write operations.
Max. 567 MHz clock for high bandwidth
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Full data coherency.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61QDPB42M36C: Don’t care ODT function and
pin connection
IS61QDPB42M36C1: Option1
IS61QDPB42M36C2: Option2
Refer to more detail description at page 6 for each
ODT option.
DESCRIPTION
The 72Mb IS61QDPB42M36C/C1/C2 and IS61QDPB44M18
C/C1/C2 are synchronous, high-performance CMOS static
random access memory (SRAM) devices.
These SRAMs have separate I/Os, eliminating the need for
high-speed bus turnaround. The rising edge of K clock
initiates the read/write operation, and all internal operations
are self-timed.
Refer to the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these QUADP (Burst of
4) SRAMs. Read and write addresses are registered on
alternating rising edges of the K clock. Reads and writes are
performed in double data rate.
The following are registered internally on the rising edge of the
K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K# clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2018 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A1
04/24/2019
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2871  2876  1990  2201  919  58  41  45  19  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved