电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDPB44M18B2-400B4L

产品描述QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
产品类别存储    存储   
文件大小924KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61QDPB44M18B2-400B4L概述

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61QDPB44M18B2-400B4L规格参数

参数名称属性值
Objectid8065717167
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL6.8
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度75497472 bit
内存集成电路类型QDR SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm

文档预览

下载PDF文档
IS61QDPB44M18B/B1/B2
IS61QDPB42M36B/B1/B2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (B/B1/B2) is to define options.
IS61QDPB42M36B : Don’t care ODT function
and pin connection
IS61QDPB42M36B1: Option1
IS61QDPB42M36B2: Option2
Refer to more detail description at page 6 for each
ODT option.
DECEMBER 2015
DESCRIPTION
The 72Mb IS61QDPB42M36B/B1/B2 and
IS61QDPB44M18B/B1/B2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A2
12/01/2015
1
简易旋转倒立摆的旋转臂和摆杆用什么做啊各位同仁?
本帖最后由 paulhyde 于 2014-9-15 03:19 编辑 我们的电机上加上旋转臂和摆杆,摆杆转不起来怎么办,旋转臂也不好固定,很松一点也不紧,旋转的很慢,控制不了摆杆的转动,各位同仁及大神给给 ......
敢闯的熊宝宝 电子竞赛
谁在linux下安装过ADS1.2??指导下,感激先!!!!!!!!!!!!!!!
下回来一个包,不知道怎么安装,好像怎么拷贝东西,但是我不知道怎么弄阿 ????????????...
fe750 Linux开发
lora扩频技术原理详解
LoRa,是一种基于扩频技术的超远距离无线传输方案,属于物联网通信技术之一。它的名字来源于“Long Range”的缩写,从名字就能看出来,它的最大特点就是距离长。 387736   LoRa扩 ......
Jacktang 无线连接
evc4.0+wince5.0 +sqlce2.0用代码创建数据库和表
那位大哥有evc4.0+wince5.0 +sqlce2.0用代码创建数据库和表的代码,帮帮忙啊,先谢谢拉!...
Joanthan 嵌入式系统
【问TI】请教下关于用串口通信sci来进行程序的下载和修改
TI 专家好, 目前在做个项目想请教下可行性: 使用SCI进行程序下载:1. 看了TI的这篇文章TMS320F281x Boot ROM Serial Flash Programming 想请教下这篇文章上的方法是否可同样用于TMS320F280X系 ......
安_然 微控制器 MCU
!弱弱的问下中断
弱弱的问下中断stm32是怎么进入中断的?想知道整个过程怎么产生?还有优先级也不知道在哪里配置............
flyingaway stm32/stm8

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1699  211  2169  2885  653  35  5  44  59  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved