电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDPB41M36C2-567M3LI

产品描述DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
产品类别存储    存储   
文件大小919KB,共32页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61DDPB41M36C2-567M3LI概述

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61DDPB41M36C2-567M3LI规格参数

参数名称属性值
Objectid8081880874
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL7.15
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度37748736 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度15 mm

文档预览

下载PDF文档
IS61DDPB42M18C/C1/C2
IS61DDPB41M36C/C1/C2
2Mx18, 1Mx36
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to 1.8V VDDQ,
used with 0.75 to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x user-
supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data inputs, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61DDPB41M36C : Don’t care ODT function and
pin connection
IS61DDPB41M36C1: Option1
IS61DDPB41M36C2: Option2
Refer to more detail description at page 6 for each
ODT option.
APRIL 2016
DESCRIPTION
The 36Mb IS61DDPB41M36C/C1/C2 and IS61DDPB42M18C/C1/C2
are synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have a common I/O bus.
The rising edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic operations of
these DDR-IIP (Burst of 4) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first and third burst addresses
Data-out for second and fourth burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second and fourth burst addresses
Data-out for first and third burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after the
write address. The first data-in burst is clocked one cycle later
than the write command signal, and the second burst is timed
to the following rising edge of the K# clock. Two full clock
cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
03/23/2016
1

推荐资源

谁图库有MESFET 这个元件
谁图库有MESFET 这个元件 急急急!!!...
毁忆 51单片机
MSP432 spi接收中断寄存器问题
306303如图1所示,第一个黄色的句子写的是主模式下接收寄存器置位情况,第二个黄色寄存器下写的是主模式下发送寄存器置位情况。 先看第二句发送,手册上说当UCxTXBUF中的数据转移到Transmit Sh ......
被雨困住 微控制器 MCU
坛友的问题,有做过CKFA的来帮忙看看
写APP的时候,RAM用4096B,但我写了没反应。 于是先自己随便写了一个4096B的APP.BIN,发现写到RAM430B时候就停止了,因为还没有写满4096,所以也就没有往FLASH里写。后来把接受RAM变成128B, ......
安_然 微控制器 MCU
汽车电子防抱死制动系统的日常维护使用
现代汽车广泛采用的汽车防抱制动系统(Anti-lock Brake System,ABS),具有自动控制车轮的滑移程度防止车轮抱死,获得最佳制动效能的功能。现代电子式防抱死控制系统是具有先进的电子技术和机 ......
1ying 汽车电子
MSP430G2553的中断问题??
#include "io430.h" void main( void ) { // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; P1DIR=0xF7; P1REN|=0x08; P1IES|=0x08; ......
wujin089064167 微控制器 MCU
脉冲电子围栏介绍
电子围栏系统由防区控制器和电子围栏前端组成,电子围栏前端安装在周界现有围墙或围栏上,也可以落地式安装,构成一道高压电缆隔离屏障,当有不法分子企图越过或者剪断电子线缆时,防区控制器用 ......
GJUN666 工业自动化与控制

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2067  1923  2080  1355  1635  42  39  28  33  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved